# **FLT: Filter Block for SynTech**

© 2019 Frans Fourie (fjf46@cornell.edu) Haochuan Song (hs994@cornell.edu)



Figure 1: Low pass filter implemented by the block.

#### **Abstract**

The block designed in the following report receives the input signal from the oscillator, it also receives some input parameters that users can define such as the cut-off frequency and the quality factor. Using these inputs the block will implement a Low Pass Filter that removes unwanted harmonics from the signal received from the Oscillator block. The block will pass the filtered output on to the next block which is the Envelope block. A MATLAB Golden model was created in order to test the functionality of the block and used as the verification for the Verilog Code. After the Verilog code implementation was completed and perfectly matched the MATLAB model it was pushed by the Synopsis Design Compiler. After multiple optimizations where applied to the block acceptable results where obtained during synthesizing. The final block implementation now consists of a clock constraint of 120ns and a total cell area of  $232402\mu m^2$ .

## 1 Introduction

In this report the design of the Syntech audio synthesizer filter module is documented. The filter module works as follow. First, this module will receive the sample signal from the oscillator. In this module, those signals are processed through the infinite-impulse-response (IIR) low-pass filter. The IIR filter aims to shape the harmonic structure of the oscillator. Thereby retaining the desired frequency components of the original signal and eliminating the unwanted harmonics. The new filtered signal will be passed on to the envelope module. The inputs are the sample signal  $sta\_FLT\_in\_DI$  from the oscillator as well as the chip signals, such as the clock signal and reset signal. We also get values from memory which are the cut-off frequency, reciprocal of the quality factor, two divided by the sampling frequency and the scale down factor. These inputs are used to generate the weights  $\{a_0, a_1, a_2, b_0, b_1, b_2\}$  (for a second-order filter) and output filtered signals  $sta\_FLT\_Out\_DO$ . The output is the processed signals from the IIR filter that will be passed to the envelope module.

# 2 MATLAB Golden Model

The MATLAB Golden model receives the input of the oscillator block and accurately simulates the flow and implementation of the Verilog Code. The MATLAB model is a fixed point model, to get the Golden model as close as possible to the Verilog implementation. Fig. 2 shows an example figure of how the MATLAB filter works to filter out the unwanted harmonic signals.



Figure 2: Functionality of FLT Block

#### 2.1 Files

Listed below is the MATLAB files required for the Filter module with their functionality:

- FLT\_init.m The filter initialization file gets all the required values from the memory as well as the user inputs and resets the input and output of the filter.
- FLT.m This is the main filter implementation. It starts off by declaring all the different quantization policies that will be used by the different wires and blocks in the Filter. The Filter then receives the input from the oscillator as well as receiving the initialization values from the FLT\_init.m theses values are then all quantized. The program then proceeds to use the quantized values to calculate the filter parameters. The filter parameters are then fed to the main filter that calculates the filter output signal.

#### 2.2 Parameters and States

In the fixed point MATLAB implementation, we have quantized the the IIR output with 24 bit precision and all the intermediate variables differently. In this block, the input data and output data are quantized with 24 bits and confined between [-1,1]. The other parameters used within this block, including input

parameters and intermediate values, are quantized with 32 bits to guarantee the numerical accuracy. The MATLAB variable names, fixed-point-format, dynamic range and quantization policies are listed in Table 1.

Table 1: MATLAB input, internal, and output parameters including fixed-point format and unit.

| MATLAB Code Name          | Fixed-point format | Dynamic Range             | Unit                          |
|---------------------------|--------------------|---------------------------|-------------------------------|
| al pha_D                  | {0,31,'s'}         | [-1,1)                    | Ratio (Unitless)              |
| Constant2_D               | {3,28,'s'}         | [-8,8)                    | Intermediate value (Unitless) |
| sin_out_D                 | {0,18,'s'}         | [-1,1)                    | Intermediate value (Unitless) |
| cos_out_D                 | {0,18,'s'}         | [-1,1)                    | Intermediate value (Unitless) |
| omega0_normalized_D       | {0,15,'s'}         | [-1,1)                    | Intermediate value (Unitless) |
| b0_D                      | {0,19,'s'}         | [-1,1)                    | Parameter (Unitless)          |
| b1_D                      | {1,18,'s'}         | [-2,2)                    | Parameter (Unitless)          |
| b2_D                      | {0,19,'s'}         | [-1,1)                    | Parameter (Unitless)          |
| a0_D                      | {1,18,'s'}         | [-2,2)                    | Parameter (Unitless)          |
| a0_inv_D                  | {0,19,'s'}         | [-1,1)                    | Parameter (Unitless)          |
| a1_minus_D                | {2,29,'s'}         | [-4,4)                    | Parameter (Unitless)          |
| a2_minus_D                | {0,31,'s'}         | [-1,1)                    | Parameter (Unitless)          |
| sta.FLT_OldSample0_D      | {0,31,'s'}         | [-1,1)                    | Intermediate value (Unitless) |
| sta.FLT_OldSample1_D      | {0,31,'s'}         | [-1,1)                    | Intermediate value (Unitless) |
| sta.FLT_OldSample2_D      | {0,31,'s'}         | [-1,1)                    | Intermediate value (Unitless) |
| sta.FLT_OldIn1_D          | {0,31,'s'}         | [-1,1]                    | Intermediate value (Unitless) |
| sta.FLT_OldIn2_D          | {0,31,'s'}         | [-1,1]                    | Intermediate value (Unitless) |
| sta.FLT_OldIn3_D          | {0,31,'s'}         | [-1,1]                    | Intermediate value (Unitless) |
| par.FLT_RQ_D              | {3,28,'s'}         | [-8,8)                    | Ratio (Unitless)              |
| par.FLT_f <sub>0</sub> _D | {31,0,'s'}         | [-2147483648, 2147483648) | Frequency (Hz)                |
| par.FLT_RFS_norm_D        | {0,31,'s'}         | [-1,1)                    | Ratio (Unitless)              |
| par.FLT_SD_D              | {0,31,'s'}         | [-1,1)                    | Ratio (Unitless)              |
| sta.FLT_in_DI             | {0,23,'s'}         | [-1,1)                    | Sample value (Unitless)       |
| sta.FLT_out_DO            | {0,23,'s'}         | [-1,1)                    | Sample value (Unitless)       |
| xb0_D                     | {0,31,'s'}         | [-1,1)                    | Intermediate value (Unitless) |
| $xb1_{-}D$                | {0,31,'s'}         | [-1,1)                    | Intermediate value (Unitless) |
| xb2_D                     | {0,31,'s'}         | [-1,1)                    | Intermediate value (Unitless) |
| sumx2x1_D                 | {0,31,'s'}         | [-1,1)                    | Intermediate value (Unitless) |
| $sumx0_D$                 | {0,31,'s'}         | [-1,1)                    | Intermediate value (Unitless) |
| sumy0_D                   | {1,30,'s'}         | [-2,2)                    | Intermediate value (Unitless) |
| sumy2y1_D                 | {1,30,'s'}         | [-2,2)                    | Intermediate value (Unitless) |
| sumy2y1_ls_D              | {0,31,'s'}         | [-1,1)                    | Intermediate value (Unitless) |
| ya1_D                     | {1,30,'s'}         | [-2,2)                    | Intermediate value (Unitless) |
| ya2_D                     | {1,30,'s'}         | [-2,2)                    | Intermediate value (Unitless) |

The following is the list of the all the values stated above with each one's purpose and how it was calculated.

• alpha\_D Calculated Ratio used in computing filter parameters. (Constant2\_D \* sin\_out\_D)

- Constant2\_D Intermediate value used in the calculation of the filter parameters.
   (par\_FLT\_RQ\_D Right Shifted by 1 )
- $sin_out_D$  Intermediate value used in the calculation of the filter parameters.  $(sin(omegaO_normalized_D * \pi))$
- cos\_out\_D Intermediate value used in the calculation of the filter parameters. (cos(omega0\_normalized\_D \*  $\pi$ ))
- omegaO\_normalized\_D Intermediate value used in the calculation of the filter parameters. (par.FLT\_RFS\_norm\_D \* par.FLT\_fO\_D)
- a0\_D Intermediate value used in the calculation of the filter parameters.
   (1\*2^(alpha\_frac\_width) + alpha\_D)
- b0\_D Filter parameter used in the main filter loop.
   (b1\_D with decimal shifted to the left 1 place)
- b1\_D Filter parameter used in the main filter loop.
   (1\*2^(cos\_frac\_width) cos\_out\_D)
- b2\_D Filter parameter used in the main filter loop.

  (b1\_D with decimal shifted to the left 1 place)
- a0\_inv\_D Filter parameter used in the main filter loop.
   (1/a0\_D)
- a1\_minus\_D Filter parameter used in the main filter loop.
   (cos\_out\_D with zero plugged after)
- a2\_minus\_D Filter parameter used in the main filter loop.
   (1\*2^(alpha\_frac\_width) + alpha\_D)
- xb0\_D Intermediate Filter value used in the calculation of the filter output.
   b0\_D \* sta.FLT\_0ldIn0\_D
- xb1\_D Intermediate Filter value used in the calculation of the filter output. b1\_D \* sta.FLT\_0ldIn1\_D
- xb2\_D Intermediate Filter value used in the calculation of the filter output.
   b2\_D \* sta.FLT\_0ldIn2\_D
- ya1\_D Intermediate Filter value used in the calculation of the filter output. a1\_minus\_D \* sta.FLT\_OldSample1\_D
- ya2\_D Intermediate Filter value used in the calculation of the filter output. a2\_minus\_D \* sta.FLT\_OldSample2\_D
- sumx2x1\_D Intermediate Filter value used in the calculation of the filter output.
   xb1\_D + xb2\_D
- sumx0\_D Intermediate Filter value used in the calculation of the filter output.
   xb0\_D + sumx2x1\_D

- sumy0\_D Intermediate Filter value used in the calculation of the filter output. sumx0\_D + sumy2y1\_1s\_D
- sumy2y1\_D Intermediate Filter value used in the calculation of the filter output. ya1\_D + ya2\_D
- sumy2y1\_1s\_D Intermediate Filter value used in the calculation of the filter output. sumy2y1\_D left shifted by 1
- par.FLT\_RQ\_D This is the input gotten from the user. It is the inverse of the quality factor.
- par.FLT\_f\_0\_D This is the input gotten from the user. It is the cut-off frequency of the filter.
- par.FLT\_RFS\_norm\_D This is based on the SynTech module internal sampling frequency. It is the pseudo normalized sampling frequency.
- par .FLT\_SD\_D This is an internally calculated parameter. It is multiplied with the input of the FLT block, this is done to ensure the FLT block output is capped between (-1,1).
- sta.FLT\_OldSample(0-2)\_D This is an internal block state. The number after OldSample indicates how old the sample is. 0 indicates it is the current clock cycle calculated value, 1 means it is the previous clock cycles calculated value, 2 means it is 2 clock cycles ago calculated value. It is used in the calculation of filter output.

```
sta.FLT_In_DI * par.FLT_SD_D
```

• sta.FLT\_OldIn(0-2)\_D This is an internal block state. The number after OldIn indicates how old the sample is. 0 indicates it is the current clock cycle calculated value, 1 means it is the previous clock cycles calculated value, 2 means it is 2 clock cycles ago calculated value. It is used in the calculation of filter output.

$$sumy0_D * a0_inv_D$$

- sta.FLT\_In\_DI This is the input to the FLT block. It is received from the Oscillator block.
- sta.FLT\_out\_DO This is the output of the FLT block. It is sent to the Envelope block.

To scale the outputs of the LPF down to [-1,1], we utilize the conclusion from the conducted experiments. With a given Q, we can now predict the maximum output of the LPF I\_inter\_var. In hardware, we will use right shift to replace division. Thus, we will right shift the input by the calculated amount of bits that was calculated in Eq. 1:

$$n = \lceil \log_2(I\_inter\_var) \rceil. \tag{1}$$

To show the feasibility of this scheme, we set  $f_0 = 500Hz$  and Q = 10. With this large Q, if we do not scale the results of the LPF, the outputs will be too large and can not be utilized to the next block. However, with the above method, it successfully scales the results to [-1,1] and we can see that the results in Fig. 2 are nearly equivalent to the floating-point results in Fig. 7.

In the table  $\alpha$  is shown as being only between [-1,1). This is because in the program Q is currently fixed at 10 and thus [-1,1) is a sufficient range for  $\alpha$ .

# 2.3 Detailed Functionality of MATLAB Code

We start our MATLAB implementation by declaring all our fixed point parameter variables and specifying the quantization policy that will be used for each fixed point variable. Our program receives the input signal from the oscillator block which is scaled using the scale down factor par\_FLT\_SD\_D that is retrieved from memory. Both the input sta\_FLT\_OldIn\_D and output sta\_FLT\_OldSample\_D memory are also updated in this section. The filter parameters are then calculated along with the value for every path in the circuit between two blocks. This is then used to implement the filter and calculate the output signal that is sent to the next block. A detailed list of input and output parameters as well as all parameters gotten from memory can be found in the above Specification Tables section of the report. A detailed list of the quantization policies used can be found below in the quantization section of the report.

For a second-order IIR filter, we use the **FLT\_init** function to initialize two  $1 \times 3$  arrays in the state field including  $sta\_FLT\_OldIn\_D$  and  $sta\_FLT\_OldSample\_D$  that indicate 3 filter inputs and 3 outputs. We insert function **FLT** between **OSC** and **ENV** and change the inputs and outputs accordingly.

In function **FLT**, it first update state filed sta.FLT to simulate the data flow. It will then switch filter type at first where type 1 indicates the LPF. Default filter type is a wire which directly outputs the input from OSC. After that, it will calculate 6 weights for transfer function from Eq. (9)—(14) to perform Eq. (3). Finally, the function outputs  $sta\_FLT\_OldSample\_D$  which is the latest output in Eq. (3).

# 2.3.1 Math to create a Low Pass Filter implemented in MATLAB

To create a filter, we start with the transfer function in the frequency domain:

$$H(z) = \frac{b_0 + b_1 \cdot z^{-1} + b_2 \cdot z^{-2}}{a_0 + a_1 \cdot z^{-1} + a_2 \cdot z^{-2}}.$$
 (2)

The following is the direct form 1 implementation equation that is derived from the Eq. (2):

$$y[n] = \left(\frac{b_0}{a_0}\right) \cdot x[n] + \left(\frac{b_1}{a_0}\right) \cdot x[n-1] + \left(\frac{b_2}{a_0}\right) \cdot x[n-2] - \left(\frac{a_1}{a_0}\right) \cdot y[n-1] - \left(\frac{a_2}{a_0}\right) \cdot y[n-2]. \tag{3}$$

In a lot of applications,  $a_0$  will be equal to 1. This would simplify the above equations to the following:

$$H(z) = \frac{b_0 + b_1 \cdot z^{-1} + b_2 \cdot z^{-2}}{1 + a_1 \cdot z^{-1} + a_2 \cdot z^{-2}},\tag{4}$$

and

$$y[n] = b_0 \cdot x[n] + b_1 \cdot x[n-1] + b_2 \cdot x[n-2] - a_1 \cdot y[n-1] - a_2 \cdot y[n-2].$$
 (5)

For this simplified equation, it is easy to generate a Block Diagram. Fig. 1 depicts the Block diagram for the above equations.

Next we need to take the inputs the block receives to calculate the necessary parameters the block needs. First, we need to calculate  $\omega_0$ . This will be done using the known sampling frequency  $F_S$  and the cut-off frequency  $f_0$  and then using the following equation:

$$\omega_0 = 2 \cdot \pi \cdot \frac{f_0}{F_S}.\tag{6}$$

Following this we will need to calculate  $\alpha$ . This will be done using the just computed  $\omega_0$  and the received quality factor Q and making use of Eq. (7):

$$\alpha = \frac{\sin(\omega_0)}{2 \cdot Q}.\tag{7}$$

For the filter block, we are firstly going to focus on a Low Pass Filter (LPF), so we can now start looking at some low pass specific equations. The first equation is the normalized analog prototype equation for the LPF:

$$H(s) = \frac{1}{s^2 + \frac{s}{O} + 1}. (8)$$

The coefficients for the direct form 1 equation also needs to be calculated and they are calculated as follows using the parameters calculated above namely  $\omega_0$  and  $\alpha$ .

$$b_0 = \frac{1 - \cos(\omega_0)}{2},\tag{9}$$

$$b_1 = 1 - \cos(\omega_0),\tag{10}$$

$$b_2 = \frac{1 - \cos(\omega_0)}{2},\tag{11}$$

$$a_0 = 1 + \alpha, \tag{12}$$

$$a_1 = -2 \cdot \cos(\omega_0),\tag{13}$$

$$a_2 = 1 - \alpha. \tag{14}$$

These calculated values can now be substituted into the direct form Eq. (3) and used to implement an LPF.

## 2.3.2 MATLAB Verification

In order to verify our MATLAB we simulated the block with different input parameters, comparing the floating point output to the fixed point output. Realistically the range in which the filter will operate is Q from 0.5 to 20 and  $f_0$  from 500 to 50k. A lot of combinations of these input values were tested and the MATLAB implementation held up for all of them. In this report only two cases, which show that the model holds up for the edge cases is shown. The graphs showing the comparison for the fixed point to floating point for Q = 0.5;  $f_0 = 50k$  is shown in Fig. 3 and for Q = 10;  $f_0 = 500$  is shown in Fig. 4.

# 2.3.3 Experiment 1

We experimented by changing the Q value of of our circuit and looking that our circuit functioned correctly for the different values of Q. The simulation was run and and the largest output signal for every Q between [1,100] in intervals of 1 was determined. We then did polynomial fitting to generate a curve to predict the largest outputs of the filter as Q changes. By then looking at the largest possible output for every value of Q, we could predict the dynamic range of the output and use this to determine our quantization policy. If Q is picked too large then the filter will incorrectly amplify the frequency components near the cut-off frequency. The prediction and curve fitting is shown below in Fig. 5. For Fig. 7 to 8, we show the single sided spectrum of our filters output for different values of Q. Making use of poly fit slowed down the circuit significantly and it would be hard to implement in hardware, therefore an alternative is necessary.



Figure 3: Float point to Fixed point comparison for Q = 0.5 and  $f_0 = 50k$ 



Figure 4: Float point to Fixed point comparison for Q = 10 and  $f_0 = 500$ 

# Original Shifting Strategy

By constructing and making use of a look up table, the need for poly fit can be eliminated. The look up table that will be used can be seen in Fig. 6. The lookup table was constructed by calculating log base 2 of the maximum output signal and then the answer was rounded up to get the amount of necessary bits. The

table showing what ranges of Q correspond to how many bits can be seen in Table 2. The only impact different inputs will have on this look up table is if the new inputs have a different amplitude range than [0,1]. If the largest amplitude exceeds 1 then it will need to be specified in advance.

# Scaling Down Strategy

In this deliverable, we choose Q = 10 and made use of an exact scaling down factor  $par\_FLT\_SD\_D$  from Fig. 5. Then we could divide the input signal that is a 8 bit signal from OSC by  $par\_FLT\_SD\_D$  to get a 32 bit value for computations inside our filter. Note that the main goal of this strategy is to fully utilize the dynamic range from [-1,1).

 Table 2: Look up table for Q values

 par.FLT.Q
 [0,2) [2,6] (6,20] (20,66] (66,100) 

 Bits to Right Shift by
 0
 1
 2
 3
 4



Figure 5: Predicted max output curve for different values of Q

#### 2.3.4 Experiment 2

We experimented by changing the Q value of of our circuit and recalculating all the circuit parameters then creating a transfer function that was used to plot the bode plot of the filter response of the low pass filter. The below bode plot Fig. 9 shows the bode plots for different values of Q ranging from 0.5 to 30.5 in 1.5 increments. The bode plot shows the Magnitude (dB) versus Frequency (Hz) in the top graph and Phase (deg) versus Frequency (Hz) in the bottom graph.

#### 2.3.5 Experiment 3

To optimise the block the least amount of bits needs to be used for the fixed point parameters while not letting the results deviate to much from the floating point results. In order to obtain the optimal quantization policies we tested different quantization policies comparing the floating point answer to the fixed point results. It was important to get the quantization of  $a_0$  to a minimum as it is the input the divider which takes a lot of time, having the input as small as possible will significantly reduce this time. For  $a_0$  we settled on a quantization policy of  $\{1,18,'s'\}$  because when we changed the decimal bits to 17 or



Figure 6: Predicted max output curve for different values of *Q* 



Figure 7: Output for Q = 1 and Q = 10

less we got significant differences between our fixed point and floating point results, this can be seen in



Figure 8: Output for Q = 80 and Q = 90



Figure 9: Bode plots for different Q values

Fig. 10 and Fig. 11. It was also important to reduce the size of the inputs to our cosine IP cores as they take a long time to compute. It was decided to use a quantization policy of  $\{0,15,'s'\}$  for  $omega0\_normalized\_D$  which is the input to the cosine IP cores. We also decided to use a quantization policy of  $\{0,18,'s'\}$  for the outputs of the cosine IP cores since if we reduce the decimal bits we started losing a lot of precision as can

be seen in Fig. 12 and Fig. 13



Figure 10: Bode plots comparing floating point to fixed point where  $a_0$  has only 16 decimal bits



Figure 11: Bode plots comparing floating point to fixed point where  $a_0$  has only 17 decimal bits



Figure 12: Bode plots comparing floating point to fixed point where cosine outputs have only 16 decimal bits



Figure 13: Bode plots comparing floating point to fixed point where cosine outputs have only 17 decimal bits

# 2.4 State of MATLAB Code

The MATLAB Golden model is completely working and matches the Verilog results. We verified the Matlab model by comparing the fixed point results to that of floating point results across the range of all the possible values and states the model could have.

# 3 Verilog Code

The verilog code is the Verilog implementation of the MATLAB golden model of the Filter block. The Verilog Code has the same functionality as the MATLAB golden model but in order to get the block to be of an acceptable size and acceptable speed some operations differ from those in the MATLAB model due to the difficulty of modeling these methods of operation in MATLAB. Some hardware specific operations that differ from the MATLAB model are the divider and cosine blocks implemented.

#### 3.1 Files

The following is the list of all the Verilog code files created to create the FLT block:

- FLT.v This is the main implementation of the FLT block in Verilog. This file contains both the filter coefficient calculations as well as the main filter implementation.
- FF. v This is the Flip Flop Verilog file that is implemented in the main Verilog file.
- DW\_div\_seq.v This is the sequential divider Verilog file that is implemented in the main Verilog file.

#### 3.2 Inputs and Outputs

For the Verilog implementation mostly the same input, internal and output parameters are used with the only differences being some slight naming changes to accommodate Verilog convention and coding rules as well as the few Verilog specific inputs such as the clock signal. All signals used in the Verilog implementation can be seen in Table 3.

The following are the list of input and output signals used by the Verilog implementation:

- CLK\_CI is the master clock signal.
- RST\_RBI is the asynchronous reset signal; the module is reset if RST\_RBI=0.
- par\\_In\\_DI the signal used to write parameters into the memory.
- Addr\\_DI this is the memory address select signal.
- WrEn\\_SI the memory write enable signal.
- par .FLT\_RQ\_D This is the input gotten from the user. It is the inverse of the quality factor.
- par.FLT\_f\_0\_D This is the input gotten from the user. It is the cut-off frequency of the filter.
- par.FLT\_RFS\_norm\_D This is based on the SynTech module internal sampling frequency. It is the pseudo normalized sampling frequency.
- par .FLT\_SD\_D This is an internally calculated parameter. It is multiplied with the input of the FLT block, this is done to ensure the FLT block output is capped between (-1,1).
- sta.FLT\_0ldSample(0-2)\_D This is an internal block state. The number after OldSample indicates how old the sample is. 0 indicates it is the current clock cycle calculated value, 1 means it is the previous clock cycles calculated value, 2 means it is 2 clock cycles ago calculated value. It is used in the calculation of filter output.

```
sta.FLT_In_DI * par.FLT_SD_D
```

Table 3: Verilog code inputs, outputs, and parameters including fixed-point format and unit.

|                                  |                    | d parameters including fixed- |                                      |
|----------------------------------|--------------------|-------------------------------|--------------------------------------|
| MATLAB Code Name                 | Fixed-point format | Dynamic Range                 | Unit                                 |
| alpha_D                          | {0,31,'s'}         | [-1,1)                        | Ratio (Unitless)                     |
| Constant2_D                      | {3,28,'s'}         | [-8,8)                        | Intermediate value (Unitless)        |
| sin_out_D                        | {0,18,'s'}         | [-1,1)                        | Intermediate value (Unitless)        |
| cos_out_D                        | {0,18,'s'}         | [-1,1)                        | Intermediate value (Unitless)        |
| omega0_normalized_D              | {0,15,'s'}         | [-1,1)                        | Intermediate value (Unitless)        |
| b0_D                             | {0,19,'s'}         | [-1,1)                        | Parameter (Unitless)                 |
| b1_D                             | {1,18,'s'}         | [-2,2)                        | Parameter (Unitless)                 |
| b2_D                             | {0,19,'s'}         | [-1,1)                        | Parameter (Unitless)                 |
| a0_D                             | {1,18,'s'}         | [-2,2)                        | Parameter (Unitless)                 |
| a0_inv_D                         | {0,19,'s'}         | [-1,1)                        | Parameter (Unitless)                 |
| a1_minus_D                       | {2,29,'s'}         | [-4,4)                        | Parameter (Unitless)                 |
| a2_minus_D                       | {0,31,'s'}         | [-1,1)                        | Parameter (Unitless)                 |
| sta <sub>F</sub> LT_OldSample0_D | {0,31,'s'}         | [-1,1)                        | Intermediate value (Unitless)        |
| sta <sub>F</sub> LT_OldSample1_D | {0,31,'s'}         | [-1,1)                        | Intermediate value (Unitless)        |
| sta <sub>F</sub> LT_OldSample2_D | {0,31,'s'}         | [-1,1)                        | Intermediate value (Unitless)        |
| sta <sub>F</sub> LT_OldIn1_D     | {0,31,'s'}         | [-1, 1]                       | Intermediate value (Unitless)        |
| sta <sub>F</sub> LT_OldIn2_D     | {0,31,'s'}         | [-1, 1]                       | Intermediate value (Unitless)        |
| sta <sub>F</sub> LT_OldIn3_D     | {0,31,'s'}         | [-1, 1]                       | Intermediate value (Unitless)        |
| par <sub>F</sub> LT_RQ_D         | {3,28,'s'}         | [-8,8)                        | Ratio (Unitless)                     |
| $par_FLTf_0_D$                   | {31,0,'s'}         | [-2147483648, 2147483648)     | Frequency (Hz)                       |
| par <sub>F</sub> LT_RFS_norm_D   | {0,31,'s'}         | [-1,1)                        | Ratio (Unitless)                     |
| par <sub>F</sub> LT_SD_D         | {0,31,'s'}         | [-1,1)                        | Ratio (Unitless)                     |
| sta <sub>F</sub> LT_in_DI        | {0,23,'s'}         | [-1,1)                        | Sample value (Unitless)              |
| sta <sub>F</sub> LT_out_DO       | {0,23,'s'}         | [-1,1)                        | Sample value (Unitless)              |
| <i>xb</i> 0_ <i>D</i>            | {0,31,'s'}         | [-1,1)                        | Intermediate value (Unitless)        |
| <i>xb</i> 1_ <i>D</i>            | {0,31,'s'}         | [-1,1)                        | Intermediate value (Unitless)        |
| xb2_D                            | {0,31,'s'}         | [-1,1)                        | Intermediate value (Unitless)        |
| sumx2x1_D                        | {0,31,'s'}         | [-1,1)                        | Intermediate value (Unitless)        |
| sumx0_D                          | {0,31,'s'}         | [-1,1)                        | Intermediate value (Unitless)        |
| sumy0_D                          | {1,30,'s'}         | [-2,2)                        | Intermediate value (Unitless)        |
| sumy2y1_D                        | {1,30,'s'}         | [-2,2)                        | Intermediate value (Unitless)        |
| sumy2y1_ls_D                     | {0,31,'s'}         | [-1,1)                        | Intermediate value (Unitless)        |
| ya1_D                            | {1,30,'s'}         | [-2,2)                        | Intermediate value (Unitless)        |
| ya2_D                            | {1,30,'s'}         | [-2,2)                        | Intermediate value (Unitless)        |
| WrEn_SI                          | {1,0,'u'}          | [0,1]                         | Memory write enable signal (Unitless |
| Addr_DI                          | {5,0,'u'}          | [0,32]                        | Memory select signal                 |
| par_In_DI                        | {32,0,'u'}         | [0,4294967296)                | Parameter Memory input               |
| CLK <sub>C</sub> I               | {1,0,'u'}          | [0,1]                         | Clock input signal                   |
| $RST_RBI$                        | {1,0,'u'}          | [0,1]                         | Reset input signal                   |
|                                  | (-/-/ )            | [~,-]                         | 1 I 9                                |

• sta.FLT\_0ldIn(0-2)\_D This is an internal block state. The number after OldIn indicates how old the sample is. 0 indicates it is the current clock cycle calculated value, 1 means it is the previous clock

cycles calculated value, 2 means it is 2 clock cycles ago calculated value. It is used in the calculation of filter output.

 $sumy0_D * a0_inv_D$ 

- sta.FLT\_In\_DI This is the input to the FLT block. It is received from the Oscillator block.
- sta.FLT\_out\_DO This is the output of the FLT block. It is sent to the Envelope block.

For the variable naming issues, the only differences between those two platforms are the name of input/output flip flops. In Verilog codes, they are named with  $sta\_FLT\_OldIn0-2\_D$  and  $sta\_FLT\_OldOut0-2\_D$  where 0 is the newest value while in MATLAB codes, they are two  $1 \times 3$  vectors namely  $sta.FLT.OldIn\_D$  and  $sta.FLT.OldSample\_D$  where the third element is the newest value. Also note that we have to create some intermediate wires for truncation after multiplication and division. Those variables do not exist in MATLAB codes since we directly use RealMULT and RealDIV functions. We have put the  $\sim$ /verilog\_source/src/FLT\_wave.do file in the zip file along with the testbench and I/O texts.

The input delay is 0.2ns to make sure the input still holds with input delay we set in the synthesis step. The output delay is 1.2ns in this step because the clock cycle is assumed to be 1ns here. In post-layout simulation, the output delay will be 150ns which contains 1 clock cycle (120ns) and 30ns extra propagation delay. To guarantee there will be enough time for the divider to produce a valid result, we insert 20 idle clock cycles in both the input and output files (just zeros in that period of time). Details can be found in Fig. 14 and Fig. 15. We highly recommend you to check the timing diagrams with our block diagram.

In the coefficients calculation circuit, we divide it into two separate parts. In general, all these 6 coefficients are synchronized by 4 flip flops due to the delay of the sequential divider. After the resetting the circuit, there are default parameters in the parameter memory so there will be several instantaneous results of  $a0 \sim b2$  but they are not what we want. After the WrEN\_SI goes low, we should have all these coefficients calculated right here if there is no flip flop inserted in these sequential logic, but for the sake of critical path, we do add some pipeline tricks here so at this specific time, there will only be some intermediate results like  $alpha_D$  and  $cos\_out\_REG\_D$ . Note that these coefficients will not be valid until  $a0\_inv_D$  is calculated.

Let's start from the calculation of  $b0 \sim b2$ . Due to the math relationship shown in Eq.9, these three variables (wires) in real circuits are connected to the same place and we just *remember* their different quantization strategies manually in our following design. They are synchronized by flip flop FF\_cos\_out which is enabled by the valid signal of the sequential divider. This flip flop was originally used for pipeline but since the logic after this is pretty simple, we decide not to put an extra flip flop in our design.

Coefficient  $a_1$  is also related to the circuits that calculates  $b0 \sim b2$  so it's also synchronized by flip flop FF\_cos\_out.

To calculate *a*0 and *a*2, we need some tricks to eliminate the extremely long propagation delay. In the timing diagram, you can see that we extract *alpha\_cal* out as a group because this intermediate variable is crucial to *a*0 and *a*2 (see block diagram and Eq. (14)). *a2\_minus\_REG\_D* is calculated right after *alpha\_D* but *a2\_minus\_D* has to wait for the synchronized signal. The divider used to calculate *a*0 is the biggest trouble in our design. We choose a sequential divider here considering the fact that these coefficients will not change as frequently as the data inputs. Hence, we decide to sacrifice the calculation delay to earn lower area and a shorter critical path. There are several things worth noting in the divider. We set the number of clock cycles to produce a valid result to 15 due to our test result. With all other default sets, it takes 15 clock cycles to produce a result. The enable signal here is stored in an asynchronized register and controlled by the *WrEn\_SI* signal. Specifically, only when *WrEn\_SI* is high, *a0\_enable\_S* is high. The divider is enabled in the next clock cycle after *a0\_enable\_S* turns high. To this end, at 5ns in Fig. 14,the

output of divider turns to *X* after being enabled, but it will only takes the last input during this enabled time window into calculation. Thus, the last input comes in at 8ns and the divider starts calculation at 9ns which produce the valid result at 24ns. Also at this time, *a0\_enable\_S* goes high so all these six coefficients are synchronized at 25ns.



Figure 14: Timing diagram for coefficients calculation.

The calculation in the feed-back loop is very straightforward. To eliminate the input delay and synchronize the whole feed-back circuit, we put a flip flop after the input. To check whether the results match the MATLAB golden model, just simply check the output group in the Fig. 15 with *sta.FLT.OldSample\_D*. The only things that may be confusing here are the sign extension after *sum\_x0\_D* and the left shift after *sum\_y2y1\_D*. Though they are both 32-bit, they have different number of fraction bits. We have to extend them to 33-bit and make two new wires that both have 31 fraction bits.



Figure 15: Timing diagram for feed-back loop calculation.

#### 3.3 Block Diagrams and Functional Description

The following Fig 16 and Fig 17 is our hardware block diagram. Inputs are clearly shown in red circles and outputs are shown in green circles.

There are also a lot of constants used in the calculations. Outputs and inputs that have the same name/label are connected. These connections just weren't indicated with wire connections since, that would clutter the diagram and make it hard to read and understand. We make use of flip flops, adders, multipliers with and without constants, nots and memory. We also make use of IP cores in the form of a block that has cos and sin functionality which is used to compute the cosine and sine of  $\omega_0$ . We have  $\pi$  in the block diagram but for the implementation we will approximate  $\pi$  and use the approximated constant instead of  $\pi$ .

In the Verilog Code the default values of the initialization parameters where also set in the Parameter Memory. The initialization parameters and there default values can be seen in the below Table 4.

| Parameter Memory Location | Parameter Name     | Default Parameter Value |
|---------------------------|--------------------|-------------------------|
| parameter_memory[0]       | par_FLT_RQ_D       | 0.1                     |
| parameter_memory[1]       | par_FLT_f0_D       | 500                     |
| parameter_memory[2]       | par_FLT_RFS_norm_D | 0.0053                  |
| parameter_memory[3]       | par_FLT_SD_D       | 2                       |
| parameter_memory[4]       | par_FLT_type_S     | 1                       |

Table 4: Table of default parameters

#### 3.3.1 Coefficient calculations

In Fig. 17 we show how the filter parameters are calculated and what values are gotten from memory. There is also an implemented sequential divider IP core. From memory we get par\_FLT\_RQ\_D (Reciprocal of Quality factor), par\_FLT\_RFS\_norm\_D (2 divided by the Sampling frequency), par\_FLT\_f0\_D (cut off frequency) and par\_FLT\_SD\_D (scaling down factor). The diagram shows that we get CLK\_CI, Rst\_RBI, WrEn\_SI, Addr\_DI and PAR\_In\_DI as inputs. This part of the block diagram has no outputs to external blocks only the parameter output to the main filter. All the values obtained from memory is shown the memory block.

For the Verilog the default initial parameters where set as Q=10, f0=500, fs=12000, and the following parameters  $\frac{1}{Q}$ , f0,  $\frac{2}{fs}$  << 10, and ScalingDownFactor were stored in the memory. Note that the left shift to  $par\_FLT\_RFS\_norm\_D$  and right shift for  $\omega_0=par\_FLT\_RFS\_norm\_D \times par\_FLT\_f0\_D$  compensate each other and will not cause extra calculation efforts.  $par\_FLT\_RFS\_norm\_D$  is precalculated and stored in the memory. The parameters don't have actual decimal points in hardware. Thus the only thing left here is to manually remember the position of the decimal point for the parameters. The aim here is to fully utilize the dynamic range.

In the Verilog code the Block Diagram was recreated identically. For the  $sin(\pi x)$  and  $cos(\pi x)$  blocks we implemented the  $DW\_sincos$  IP core. By changing the  $SIN\_COS$  bit depending on the functionality required using 0 for sin and 1 for cos we can use this IP core for both sin and cos functionality. The  $DW\_div\_seq$  IP core was used in order to implement a sequential divider. The divider was set up to require 15 cycles to finish.

#### 3.3.2 Main Filter Loop

In Fig. 16 we show the block diagram of the actual filter with its parameters in blue circles. The diagram shows that we get *sta\_FLT\_in\_DI* as input. Lastly our only output is *sta\_FLT\_out\_DO* that is outputted to



Figure 16: Detailed Block Diagram of memory and parameter calculation

the Envelope block.

 $par\_FLT\_f0\_D$  is the 32-bit input and does not have an actual decimal point in hardware. Thus the only thing left here is to manually remember the position of the decimal point for the parameters. The aim here is to fully utilize the dynamic range.

#### 3.4 Verification

A testbench was created using MATLAB containing a 1000 stimuli that was used to validate that the Verilog code matches the golden MATLAB model. Fig. 18 and Fig. 19 shows that the output of the Verilog code matches that of the Golden model and that all the values of the testbench matched that generated by the Verilog. Every parameter and every intermediate result has been verified against the Matlab Golden Model.

Four design tests have been done and passed. The Verilog implementation have been tested using the input from the oscillator and Random inputs. We tested 10 different Random input vectors and 5 different oscillator generated inputs. The Verilog implementation have also been tested using different values of Q ranging from 0.5-20 and cut-off frequency values  $f_0$  ranging from 500Hz-50kHz as inputs. All the testes performed where passed and the implementation held up.

- Oscillator input tested using input from the oscillator block. Used the different oscillator tunes provided by the different teams for testing.
- Random input tested using random inputs uniformly distributed from 0-1. These randomly generated inputs are to test for edge cases and abnormal behaviour.
- *Different Q values* tested using different quality factor values. See if quantization policies and operations work for Q values across the range of acceptable Q values.



Figure 17: Detailed Block Diagram of main loop

```
# <<< :D All outputs match the expected results! :D >>>
# ** Note: $finish : ../tb/FLT_TB.v(133)
# Time: 1029200 ps Iteration: 0 Instance: /FLT_TB
```

Figure 18: Output of Modelsim showing that the Verilog results matches that of the testbench



Figure 19: Showing that the output signal of the testbench and that of the Verilog matches up

- Different  $f_0$  values tested using different cut-off frequencies. See if quantization policies and operations work for cut-off frequency values across the range of acceptable cut-off frequency values.
- Different Sampling frequency values tested using different module Sampling frequencies. See if quantization policies and operations work for different sampling frequency values across a range of expected values.

## 3.5 Synthesis Commands

The synthesis commands given in class where followed. The following is the synthesis script used.

Table 5: Summary of Verification Tests.

| Test                                | Brief description                                              | # vectors |
|-------------------------------------|----------------------------------------------------------------|-----------|
| Oscillator input                    | Test using input from oscillator block                         | 5         |
| Random input                        | Test using randomly generated inputs                           | 10        |
| Different Q values                  | Test using different values of Q spanning functional range     | 21        |
| Different $f_0$ values              | Test using different values of $f_0$ spanning functional range | 20        |
| Different Sampling frequency values | Test using different realistic values                          | 10        |

```
#Clean previous designs
   remove_design -designs
   sh rm -rf work/*
10
   11
12
   #Analyze design
13
   #Verilog files
14
   analyze -library work -format verilog { \
15
          ../src/FF.v \
16
          ../src/DW_div_seq.v\
17
          /opt/synopsys/M-2016.12/synopsys-dc-M-2016.12/dw/dw02/src_ver/DW_sincos.v\
18
          ../src/FLT.v \
19
   }
20
21
22
   #Elaborate design (with default parameters)
23
   elaborate ${DESIGN_NAME} -library work
24
25
   current_design ${DESIGN_NAME}
26
27
   28
29
   #Define constraints
30
31
   set CLK_PERIOD 120.0
32
33
   create_clock Clk_CI -period $CLK_PERIOD;
34
   set_clock_transition 0.2 [get_clocks Clk_CI];
35
   set_input_delay 0.2 -clock Clk_CI [remove_from_collection [all_inputs]
36
37
   set_driving_cell -library saed90nm_typ -lib_cell INVX4 -pin ZN [all_inputs];
38
   set_load 0.01 [all_outputs];
39
40
41
```

```
42
43
   #Compile design
44
   compile_ultra -no_autoungroup
45
46
47
   check_design
48
49
   50
51
   #Reports
52
   report_timing -max_paths 5 > ./reports/${DESIGN_NAME}_${CLK_PERIOD}ns_timing_max.rpt
   report_timing -delay min -max_paths 5 >
54
                 ./reports/${DESIGN_NAME}_${CLK_PERIOD}ns_timing_min.rpt
55
   report_area -physical -hierarchy >
56
                 ./reports/${DESIGN_NAME}_${CLK_PERIOD}ns_area.rpt
57
   #report_power -net -cell -hierarchy >
58
                 ./reports/${DESIGN_NAME}_${CLK_PERIOD}ns_power.rpt
59
60
   61
62
   #Add dummy nets for unconnected pins /Not used in quentin nor mr wolf
63
   define_name_rules verilog -add_dummy_nets
64
   define_name_rules verilog -replacement_char x
65
   define_name_rules verilog -case_insensitive
66
67
   #Save the design database
68
   write -format ddc -hierarchy -output
69
                 ./outputs/${DESIGN_NAME}_${CLK_PERIOD}ns.ddc
70
   #Change names for Verilog
71
   change_names -rule verilog -hierarchy
72
73
   write_sdc -nosplit ./outputs/${DESIGN_NAME}_${CLK_PERIOD}ns.sdc
74
   write -format verilog -hierarchy -output
75
                 ./outputs/${DESIGN_NAME}_${CLK_PERIOD}ns.v
76
   write_parasitics -format distributed -output
77
                 ./outputs/${DESIGN_NAME}_${CLK_PERIOD}ns.spef
78
   write_sdf ./outputs/${DESIGN_NAME}_${CLK_PERIOD}ns.sdf
79
```

## 3.6 State of Verilog Code

The Verilog code matches the Matlab results 100% and have passed all tests.

# 4 Synthesis Results

The following are the synthesis results obtained when the Verilog code was pushed thru Synopsis Design compiler. It shows the AT diagram created in order to find the optimal clock speed to use for the final design. It then includes the synopsis reports generated when synthesizing the design using the selected clock constraint.

# 4.1 Block Optimization

In an attempt to optimize the block, the first thing is to try and reduce the size of the block. It was found that the IP core cosine block takes a lot of space and there are currently two of these blocks. Different possible solutions to shrink their impact on the size of the block was looked at. One possible solution is by making use of pipelines that will enable the use of one of these blocks for both sin and cos functionality. The second possible solution is to shrink the size of the input to these blocks and also reduce the amount of bits output needed which would shrink the necessary size of these blocks. The second solution was taken and by making use of Experiment 3, documented above, the minimum bits needed for the input and output of these blocks that did not effect the accuracy of the system to much was found and implemented. In this optimization step the input bits where reduced from 32 bits to 16 bits and the output from 32 bits to 19 bits, the precise quantizations can be seen in Table 1.

The divider was extremely large since it was a 64 bit divider that calculated the output every clock cycle. The first idea to optimize this was to look at other IP core dividers and seeing if implementing another divider such as a pipeline divider or sequential divide may reduce the area used by the divider. The second idea to optimize the size taken up by the divider was to reduce the amount of bits input to the divider. The optimization that was selected and implemented was a combination of both the ideas. By implementing a sequential divider that uses 15 clock cycles to generate an output the size was reduced greatly. Then by implementing a better quantization policy reducing the input bits of the divider from 32 to 20 bits and the output from 32 bits 20 bits the size taken by the divider was further reduced.

General quantization optimizing was also done reducing the amount of used bits where possible without sacrificing precision. This did not have such a significant impact on the size but with the above two major size optimizations the block was reduced to an acceptable size.

To optimize the critical path of the block and reduce unnecessary operations, a lot of flip flops were added. There were flip flops added after both the cosine IP cores to reduce the critical path. A flip flop was added after the divider to reduce the critical path and it is also necessary to control the output from the divider to the main feedback loop since the divider will only generate a new output every 15 clock cycles. Flip flops were also added at the end of every filter coefficient calculation in order to control the change of parameters to the main loop. This allows that when input parameters are changed that new filter coefficients are only passed to the filter once the divider is ready to pass its newly calculated coefficient as well.

These added flip flops reduced the critical path so that the critical path is no longer in the filter coefficient calculation part of the circuit. The critical path is still quite long but it is now found inside the main filter loop but it is low enough to be acceptable.

## 4.2 Synchronous Design

Fig. 20 shows that the synthesized design only makes use of Flip Flops exclusively and there are no Latches in the design.



Figure 20: Design report showing only Flip Flops used

#### 4.3 AT-Tradeoff Plot

In Fig. 21 the logarithmic area time diagram of the FLT block is shown. In order to create this figure we ran synopsis with varying clock constraints ranging from 100ns to 170ns.



Figure 21: The AT diagram of the FLT block

From the diagram we choose the clock constraint as 120ns because it was the lowest clock constraint that had no violations.

## 4.4 Area, Delay, and Power Results

In the below tables the results when the clock constraint was set to 120ns is shown because it had no violations. For the maximum timing report of our design we obtained the following results that can be seen in Table 6.

Table 6: Table of maximum timing report for 120ns

| Data required time | 119.93  |
|--------------------|---------|
| Data arrival time  | -119.93 |
| Slack (MET)        | 0.01    |

For the minimum timing report of our design we obtained the following results that can be seen in Table 7.

Table 7: Table of minimum timing report for 120ns

| Data required time | 0.01  |
|--------------------|-------|
| Data arrival time  | -0.35 |
| Slack (MET)        | 0.33  |

For the are report of the design the following results shown in Table 8 where obtained.

Table 8: Table of area report for 120ns

| Combinational    | 217556.583739 |  |
|------------------|---------------|--|
| Noncombinational | 14846.054619  |  |

Table 9 shows the summary of the Synthesis results obtained.

Table 9: Summary of Synthesis with Synopsis Design Compiler.

| Metric          | Result                          |  |
|-----------------|---------------------------------|--|
| Total cell area | 232402.638358 μm²               |  |
| Total core area | $217556.583739  \mu \text{m}^2$ |  |
| Clock frequency | 8.333 MHz                       |  |

# 4.5 State of Synthesis

The block has been successfully synthesized with reasonable results.

# 5 Backend: Place and Route

In this section, we show all the results we obtained from backend design with Cadence Innovus.

# 5.1 Floor-planning

In this design, we use 64 input pins and 24 output pin and the area is  $490000 \mu m^2$ . The estimated density is 52.527%.

# 5.2 Area, Delay, and Power Results

The clock constraint we use for this design is 120ns and the final critical path is 49.718ns. Corresponding metrics can be found in Tbl. 10. Details can be found in the timing report files in the zip folder.

Table 10: Summary of Place and Route with Cadence Innovus.

| Metric          | Result                  |  |
|-----------------|-------------------------|--|
| Total area      | $49000  \mu \text{m}^2$ |  |
| Cell density    | 52.83 %                 |  |
| Clock frequency | 20.11 MHz               |  |

As shown in the final timing report, the total negative slack is 0ns and the number of violating paths is also 0, thus there is no setup violation in our design. Similar proof can be found in the hold time hold timing report that our design does not have any hold violation either. The screenshot of these two reports are shown in Fig. 22 and Fig. 23.

The critical path from the report is shown in Fig. 24 and illustrated in Fig. 25.

#### 5.3 Backend Screenshot

The screenshot of our final chip is shown in Fig. 26.

#### 5.4 Design Rule Check (DRC)

Our design does not have and DRC violation. The proof can be found in Fig. 27.

# 5.5 Place and Route Commands

We follow the place and route commands given in class. We only changed the parameters listed in *TO DO* sections in floorplan.tcl and did not changed anything in placement.tcl and routing.tcl.

#### 5.6 Post-Layout Simulation

The post-layout simulation results can be found in Fig. 28. The unexpected result at 3030ns are some glitches and the input and output then are still 0. Input comes in at 3600.2ns and the outputs of our post-layout circuit match the MATLAB golden model. Corresponding waveform is shown in Fig. 29.

We have run one regular tone provided in the SynTech folder and ten different random vectors generated by uniformly distributed random numbers rand(). We have also changed quality factor  $par\_FLT\_RQ\_D$  at the 50th clock cycle and the divider works perfectly. All 6 parameters namely  $a0 \sim b2$  are synchronized by the valid signal of the divider after changing  $par\_FLT\_RQ\_D$ .



Figure 22: Setup timing reports.

# 5.7 State of Place and Route

The design placed and routed successfully and the post-layout simulation works perfectly.

```
Generated by:
                   Cadence Innovus 17.13-s098 1
  0S:
                   Linux x86_64(Host ID vip-brg.ece.cornell.edu)
                   Sat Dec 14 20:47:48 2019
  Generated on:
  Design:
                   FLT
                   timeDesign -postRoute -hold -expandedViews -outDir reports/08_timedesign_final
  Command:
timeDesign Summary
     Hold mode
                     all
                           | reg2reg | default
          WNS (ns):
                     0.025
                             0.105
                                      0.025
          TNS (ns):
                             0.000
                     0.000
                                      0.000
    Violating Paths:
| All Paths:
                      Θ
                               0
                                        Θ
                     948
                              437
                                       638
|hold bc
                     0.025
                             0.105
                                      0.025
                     0.000
                             0.000
                                      0.000
                      Θ
                               Θ
                                        0
                     948
                              437
                                       638
                                      0.049
|hold_tc
                     0.049
                             0.202
                     0.000
                             0.000
                                      0.000
                               Θ
                                        Θ
                      Θ
                     948
                              437
                                       638
|hold wc
                     0.032
                             0.740
                                      0.032
                     0.000
                             0.000
                                      0.000
                      Θ
                               Θ
                                        0
                     948
                              437
                                       638
Density: 52.830%
      (100.000% with Fillers)
```

Figure 23: Hold timing reports.

```
Generated by:
                   Cadence Innovus 17.13-s098 1
  05:
                   Linux x86_64(Host ID vip-brg.ece.cornell.edu)
                   Sat Dec 14 20:47:44 2019
  Generated on:
  Design:
                   FLT
  Command:
                    timeDesign -postRoute -expandedViews -outDir reports/08_timedesign_final
Path 1: MET Late External Delay Assertion
          sta_FLT_Out_D0[22]
                               (v) checked with leading edge of 'Clk_clk'
Beginpoint: FF_FLT_IN/Q_DO_regxlx/Q (^) triggered by leading edge of 'Clk_clk'
Path Groups: {default}
Analysis View: func_wc
Other End Arrival Time
                            0.000
 External Delay
                            0.000
 Phase Shift
                           120.000
                            0.000
 CPPR Adjustment
 Required Time
Arrival Time
                           120.000
                           49.178
 Slack Time
                           70.822
    Clock Rise Edge
                                     0.000
    + Drive Adjustment
                                     0.043
    = Beginpoint Arrival Time
                                     0.043
```

Figure 24: Critical path.



Figure 25: Critical path in block diagram.

# References

[1] R. B. Johnson, "Cookbook formulae for audio equalizer biquad filter coefficients," https://www.w3.org/2011/audio/audio-eq-cookbook.html



```
*** Starting Verify DRC (MEM: 2135.6) ***
 VERIFY DRC ..... Starting Verification
 VERIFY DRC ..... Initializing
 VERIFY DRC ..... Deleting Existing Violations
 VERIFY DRC ..... Creating Sub-Areas
 VERIFY DRC ..... Using new threading
VERIFY DRC ..... Sub-Area: {0.000 0.000 140.400 140.400} 1 of 25 Thread : 0
VERIFY DRC ...... Sub-Area: {561.600 0.000 699.840 140.400} 5 of 25 Thread : 1
VERIFY DRC ..... Sub-Area: {280.800 0.000 421.200 140.400} 3 of 25 Thread : 3
VERIFY DRC ..... Sub-Area: {0.000 280.800 140.400 421.200} 11 of 25 Thread : 2
VERIFY DRC ..... Sub-Area: {280.800 280.800 421.200 421.200} 13 of 25 Thread : 0
VERIFY DRC ..... Sub-Area: {561.600 140.400 699.840 280.800} 10 of 25 Thread : 1
VERIFY DRC ..... Sub-Area: {140.400 0.000 280.800 140.400} 2 of 25 Thread : 3
VERIFY DRC ..... Sub-Area: {0.000 421.200 140.400 561.600} 16 of 25 Thread : 2
VERIFY DRC ..... Sub-Area: {280.800 421.200 421.200 561.600} 18 of 25 Thread : 0
VERIFY DRC ..... Sub-Area: {561.600 280.800 699.840 421.200} 15 of 25 Thread : 2
VERIFY DRC ..... Sub-Area: {421.200 0.000 561.600 140.400} 4 of 25 Thread : 1
VERIFY DRC ...... Sub-Area: {0.000 140.400 140.400 280.800} 6 of 25 Thread : 3
VERIFY DRC ..... Sub-Area: {421.200 561.600 561.600 699.840} 24 of 25 Thread : 1
VERIFY DRC ...... Sub-Area: {140.400 140.400 280.800 280.800} 7 of 25 Thread : 3
VERIFY DRC ...... Sub-Area: {140.400 421.200 280.800 561.600} 17 of 25
                                                                    Thread : 0
VERIFY DRC ...... Sub-Area: {421.200 280.800 561.600 421.200} 14 of 25
                                                                    Thread : 2
VERIFY DRC ..... Sub-Area: {561.600 561.600 699.840 699.840} 25 of 25 Thread : 1
VERIFY DRC ...... Sub-Area: {0.000 561.600 140.400 699.840} 21 of 25 Thread : 3
VERIFY DRC ...... Sub-Area: {140.400 280.800 280.800 421.200} 12 of 25 Thread : 0
VERIFY DRC ..... Sub-Area: {421.200 140.400 561.600 280.800} 9 of 25 Thread : 2
VERIFY DRC ...... Sub-Area: {140.400 561.600 280.800 699.840} 22 of 25
                                                                    Thread: 3
VERIFY DRC ...... Sub-Area: {421.200 421.200 561.600 561.600} 19 of 25
                                                                    Thread: 1
VERIFY DRC ..... Thread : 0 finished.
VERIFY DRC ...... Sub-Area: {280.800 140.400 421.200 280.800} 8 of 25 Thread : 2
VERIFY DRC ..... Thread : 2 finished.
VERIFY DRC ..... Sub-Area: {561.600 421.200 699.840 561.600} 20 of 25 Thread : 1
VERIFY DRC ..... Thread : 1 finished.
VERIFY DRC ..... Sub-Area: {280.800 561.600 421.200 699.840} 23 of 25 Thread : 3
VERIFY DRC ..... Thread : 3 finished.
 Verification Complete : 0 Viols.
```

Figure 27: DRC violation check.

Figure 28: Results of post-layout simulation.



Figure 29: Waveform of post-layout simulation.

# A Included Files in Zip-Folder

Provide a folder structure of all the files that you included (only folders, no files listed here). You can use the tree command or on a Mac there is also find . to quickly extract the tree structure. Here's a bad example:

```
+-- matlab_source
+-- verilog_source
    +-- IO_generator
    +-- modelsim
    +-- par
        +-- FLT_via_layer_VIA1.htmreports
        +-- FLT_via_layer_VIA2.htmreports
        +-- FLT_via_layer_VIA3.htmreports
        +-- FLT_via_layer_VIA4.htmreports
        +-- FLT_via_layer_VIA5.htmreports
        +-- FLT_via_layer_VIA6.htmreports
        +-- FLT_via_layer_VIA7.htmreports
        +-- FLT_via_layer_VIA8.htmreports
        +-- out
        +-- reports
        +-- save
        +-- scripts
        +-- src
        +-- timingReports
    +-- src
        +-- work
    +-- syn
        +-- alib-52
        +-- reports
        +-- scripts
        +-- work
    +-- tb
```

27 directories

# **B** Design Review Slides

The following are the slides used for the design review presentation.

יויוי SynTech

# FLT Group

Hoachuan Song hs994 Frans Fourie fjf46

#### SynTech overview



- We are doing the FLT Block; It is the second block receiving the signal from the Oscillator.
- In this module, the oscillator signals are processed through the IIR low-pass filter.
  The IIR filter aims to shape the harmonic structure of the oscillator. It will keep the
  desired frequency part of the original signal to be passed on to the next module.

## Purpose of block (1)

- Purpose is to remove harmonics
- Calculate Parameters and then implement an IIR low-pass filter





# Purpose of block (2)

#### • Input Parameters

#### • Outnut Parameters Table 1: Input Parameters

| Input Parameter | Description                                                              |  |  |
|-----------------|--------------------------------------------------------------------------|--|--|
| sta_FLT_in_DI   | This is the audio input signal we receive from the oscillator block that |  |  |
|                 | we will apply our filter to.                                             |  |  |
| WrEn_SI         | The signal that enables writing to the memory.                           |  |  |
| Addr_DI         | This signal indicates to which address in the memory to write to.        |  |  |
| PAR_In_DI       | This is the parameter input to write into the memory.                    |  |  |
| Clk_CI          | This is the chip clock input signal that will be used in our filter      |  |  |
| Rst_RBI         | This is the chip reset signal used to reset entire chip                  |  |  |

Table 3: Output Parameters

| Output Parameter | Description                                                     |
|------------------|-----------------------------------------------------------------|
| sta_FLT_out_DO   | This is the filtered signal our block passes to the next block. |

# Purpose of block (3)

#### Memory Parameters

Table 2: Memory Parameters

| Memory Parameter | Description                                                                             |  |  |  |
|------------------|-----------------------------------------------------------------------------------------|--|--|--|
| par_FLT_f0_D     | This is the cut-off frequency of the filter. It can be set to a value that will be used |  |  |  |
|                  | as the filters cut-off frequency. The value for which the filters output is -3dB of the |  |  |  |
|                  | nominal pass-band value.                                                                |  |  |  |
| par_FLT_RQ_D     | This is the reciprocal of the filters Quality factor. It can                            |  |  |  |
|                  | currently be set to any value but will likely be restrained to a certain range          |  |  |  |
|                  | in the final design                                                                     |  |  |  |
| par_RFS_D        | Two divided by the internal sampling frequency without pi                               |  |  |  |
| par_FLT_SD_D     | The scaling down factor that will be used on the input signal to the filter block       |  |  |  |
| par_FLT_type_DI  | This parameter can be used to specify what type of filter will be used for example      |  |  |  |
|                  | a low-pass or high pass filter. When type=0 it is just a wire passing signals.          |  |  |  |
|                  | (Will be used for future features if there is time)                                     |  |  |  |

## Block diagram(1)



## Block diagram(2)



#### Design verification(1)

• Matlab Code Verification



• Matlab Code Verification



#### Design verification(2)

- Functionality of Verilog Code



- Verilog Code verification
  - $\bar{\mbox{ Every}}$  parameter and every intermediate result has been verified against the Matlab Golden Model
- · Design Tests
  - 4 Types of tests have been done and passed
  - Input from Oscillator, Random Input, Changing Q value, Changing cut-off frequency value
  - Different values of Q ranging from 0,5 20 and different values for the cut-off frequency 500 Hz 50 kHz
  - · More Tests Needed

# Design synthesis

• Report area

|                        | Old FLT   | 16ns Sin Area | FLT       |
|------------------------|-----------|---------------|-----------|
| Combinational area:    | 444509.80 | 12235.16      | 222842.88 |
| Buf/Inv area:          | 30911.38  | 658.02        | 10449.10  |
| Noncombinational area: | 8995.73   | 612.86        | 13847.96  |
| Total cell area:       | 453505.53 | 12848.02      | 236690.84 |
| Total area:            | 536887.79 | 13490.10      | 275997.69 |

## Design synthesis

Report delay

|                    | , , , , , , , , , , , , , , , , , , , |               |        |
|--------------------|---------------------------------------|---------------|--------|
|                    | Old FLT                               | 16ns Sin Area | FLT    |
| data arrival time: | 379.92                                | 15.29         | 109.90 |

- Performed optimizations
  - General Quantization optimization
  - Quantization optimization to reduce size of IP-Cores (sin, cos and divider)
  - Implemented a Sequential divider
  - Inserted Flip Flops

#### What is missing?

- Explain what is missing for your design
  - MATLAB = YES
  - Fixed-point optimization = YES
  - Verilog code = YES
  - Testbench = YES
  - Design synthesis = YES
  - Optimization of area = YES
  - Optimization of critical path = Work in Progress
  - Answer this: Can we take your Verilog code and integrate with the other group's code and it will just work = YES

#### Who was doing what?

- <Haochuan and FJ>: Wrote Matlab Code and verified
- <Haochuan and FJ>: Wrote Verilog Code and verified Using ModelSim
- <Haochuan>: Implementation of Sequential divider
- <FJ>: Block Diagram
- <Haochuan>: Generated stimuli and wrote testbench
- < Haochuan and FJ >: Used Synopsys design compiler to synthesize design

#### C MATLAB Code

The following is the main Matlab file used to simulate the FLT block.

```
% ECE 5746 - Simple Filter Model
   % (c) 2019 hs994,fjf46@cornell.edu
   % Author: Haochuan Song, Frans Fourie
   % Last edited: 10/23/2019
   % Project: SynTech
   %
   % ---Description------
   % A second order IIR filter supports low-pass or direct pass
10
   % ---I/O specifications-----
11
   % sta.FLT.In_DI
                                      input data
12
   % sta.FLT.Out_DO
                                  output data
13
   %----parameter specifications------
   % par_FLT_RQ_D;
                                                  1/Q: reciprocal of quality factor of low-pass fil
15
   % par_FLT_f0_D;
                                                  cut-off frequency, stored in parameter memory
16
                                         2/Fs: Normalized reciprocal of Internal Sampling Frequency
   % par_FLT_RFS_norm_D;
17
   % par_FLT_SD_D;
                                                  scaling down factor corresponding to quality fact
18
   % par_FLT_type_S;
                                            control signal for different filter types; haven't used
19
20
21
22
   function sta = FLT(par,sta)
23
24
   % % example of first-order IIR filter
25
   \% % reads directly from OSC output state sta.OSC.Out_DO
26
   % sta.FLT.Out_DO = (1-par.FLT.Alpha_DI)*sta.FLT.Out_DO + par.FLT.Alpha_DI*sta.OSC.Out_DO;
27
28
   % specify all fixed-point parameters
29
30
   FixP_IIR_CAL = \{0,31,'s'\}; \% \{I,F,'s'\} where 's' is signed
31
   QType_IIR_CAL = 'SatTrc'; % we saturate and round
32
33
   FixP_Q_CAL = \{3,28, 's'\}; % \{I,F, 's'\}  where 's' is signed
34
   QType_Q_CAL = 'SatTrc'; % we saturate and round
35
   FixP_para_omega0 = \{0,15,'s'\};
37
   QType_para_omega0 = 'SatTrc';
38
39
   FixP_para_sincos = \{0,18,'s'\};
40
41
   FixP_para_alpha = \{0,31,'s'\};
42
   QType_para_alpha = 'SatTrc';
43
```

```
44
   FixP_weight_b0 = \{0,19,'s'\};
45
    QType_weight_b0 = 'SatTrc';
46
47
   FixP_weight_b1 = \{1,18,'s'\};
48
    QType_weight_b1 = 'SatTrc';
49
50
   FixP_weight_a0 = \{1,18,'s'\};
51
    QType_weight_a0 = 'SatTrc';
52
53
    FixP_INV_CAL = \{0,19,'s'\};
54
55
   FixP_weight_a1 = \{2,29,'s'\};
56
    QType_weight_a1 = 'SatTrc';
57
58
   FixP_weight_a2 = \{0,31,'s'\};
59
    QType_weight_a2 = 'SatTrc';
60
61
    FixP_in = \{0,31, 's'\}; \% \{I,F, 's'\} where 's' is signed
62
    QType_in = 'SatTrc'; % we saturate and round
63
64
   FixP_out = \{0,23,'s'\}; \% \{I,F,'s'\}  where 's' is signed
65
    QType_out = 'SatTrc'; % we saturate and round
66
67
   FixP_inter_y = \{1,30,'s'\};
68
    QType_inter_y = 'SatTrc';
69
70
   FixP_inter_x = \{0,31,'s'\};
71
   QType_inter_x = 'SatTrc';
72
73
   FixP_add_inter = \{1,31,'s'\};
74
   QType_add_inter = 'SatTrc';
75
76
    % update FLT state
77
78
    sta.FLT.In_DI = sta.OSC.Out_DO; % reads directly from OSC output state sta.OSC.Out_DO
79
    par.FLT.SD_D = RealRESIZE(par.FLT.SD_D,FixP_IIR_CAL,QType_IIR_CAL);
    sta.FLT.In_SD_tmp_D = par.FLT.SD_D*sta.FLT.In_DI;
81
    sta.FLT.In_SD_tmp_D = RealRESIZE(sta.FLT.In_SD_tmp_D, {1,54,'s'}, QType_in);
82
    sta.FLT.OldIn_D(1:2) = sta.FLT.OldIn_D(2:3);
                                                             % update the input memory
83
    sta.FLT.OldIn_D(3) = RealRESIZE(sta.FLT.In_SD_tmp_D,FixP_in,QType_in);
84
    85
    % parameter calculation
87
88
   switch par.FLT.type_S
```

```
case 1 % low pass filter
90
            constant1 = RealRESIZE(par.FLT.RFS_norm_D,FixP_IIR_CAL,QType_IIR_CAL); %2/internal sampli
91
            omegaO_normalized_D_fixed = RealMULT(2*par.FLT.fO_D/2^10,constant1,FixP_para_omega0, QTyp
92
            par.FLT.RQ_D = RealRESIZE(par.FLT.RQ_D,FixP_Q_CAL,QType_Q_CAL);
93
            constant2_D = RealMULT(0.5,par.FLT.RQ_D,FixP_Q_CAL,QType_Q_CAL);
94
            sin_out_D = RealRESIZE(sin(pi*(omega0_normalized_D_fixed)), FixP_para_sincos,
                                                                                                QType_IIR
95
            alpha_D_fixed = RealMULT(constant2_D,sin_out_D, FixP_para_alpha, QType_para_alpha);
            cos_out_D = RealRESIZE(cos(pi*(omegaO_normalized_D_fixed)), FixP_para_sincos,
                                                                                                QType_IIR
97
98
            b1_D_fixed = RealSUB(1,cos_out_D , FixP_weight_b1, QType_weight_b1);
99
            b0_D_fixed = RealMULT(0.5,b1_D_fixed, FixP_weight_b0, QType_weight_b0);
100
            b2_D_fixed = b0_D_fixed;
101
            a0_D_fixed = RealADD(1,alpha_D_fixed, FixP_weight_a0, QType_weight_a0);
102
103
            a0_inv_D_fixed = RealRESIZE(1/a0_D_fixed, FixP_INV_CAL, QType_IIR_CAL);
            a1_minus_D_fixed = RealMULT(2, cos_out_D, FixP_weight_a1, QType_weight_a1);
104
            a2_minus_D_fixed = RealSUB(alpha_D_fixed, 1, FixP_weight_a2, QType_weight_a2);
105
106
            % feedback loop
107
            %-----
108
            xb0_D = RealMULT(b0_D_fixed, sta.FLT.OldIn_D(3), FixP_inter_x, QType_inter_x);
109
            xb1_D = RealMULT(b1_D_fixed, sta.FLT.OldIn_D(2), FixP_inter_x, QType_inter_x);
110
            xb2_D = RealMULT(b2_D_fixed, sta.FLT.OldIn_D(1), FixP_inter_x, QType_inter_x);
111
            ya1_D = RealMULT(a1_minus_D_fixed, sta.FLT.OldSample_D(2), FixP_inter_y, QType_inter_y);
112
            ya2_D = RealMULT(a2_minus_D_fixed, sta.FLT.OldSample_D(1), FixP_inter_y, QType_inter_y);
113
114
            sumx2x1_D = RealADD(xb1_D, xb2_D, FixP_inter_x, QType_inter_x);
115
            sumx0_D = RealADD(sumx2x1_D, xb0_D, FixP_inter_x, QType_inter_x);
116
            sumy2y1_D = RealADD(ya2_D, ya1_D, FixP_inter_y, QType_inter_y);
117
118
            sumx0_RS_D = RealRESIZE(sumx0_D,FixP_add_inter ,QType_add_inter);
119
            sumy2y1_LS_D = RealRESIZE(sumy2y1_D,FixP_add_inter ,QType_add_inter);
120
            sumy0_tmp_D = RealADD(sumx0_RS_D, sumy2y1_LS_D, FixP_add_inter, QType_add_inter);
121
            sumy0_D = RealRESIZE(sumy0_tmp_D, FixP_inter_y, QType_inter_y);
122
              sumyO_D = RealADD(sumxO_D, sumy2y1_D, FixP_inter_y, QType_inter_y);
123
            sta.FLT.OldSample_D(3) = RealMULT(aO_inv_D_fixed, sumyO_D, FixP_IIR_CAL, QType_IIR_CAL);
124
125
126
            % current output of 2nd order LPF
127
            sta.FLT.Out_DO = RealRESIZE(sta.FLT.OldSample_D(3), FixP_out, QType_out);
128
        case 0
129
            sta.FLT.Out_DO = sta.FLT.In_DI;
130
    end
131
132
    end
133
```

The following is the Matlab initialization file.

```
% ECE 5746 - Simple Filter Model (INITIALIZATION)
2
   % (c) 2019 hs994,fjf46@cornell.edu
   % Author: Haochuan Song, Frans Fourie
   % Last edited: 10/23/2019
   % Project: SynTech
   % ---Description------
   % Initialize a second order IIR filter
10
   % ---I/O specifications-----
11
   % sta.FLT.In_DI
                                    input data
12
   % sta.FLT.Out_DO
                               output data
13
   %----parameter specifications------
14
   % par_FLT_RQ_D;
                                               1/Q: reciprocal of quality factor of low-pass fil
15
   % par_FLT_f0_D;
                                               cut-off frequency, stored in parameter memory
16
   % par_FLT_RFS_norm_D;
                                     2/Fs: Normalized reciprocal of Internal Sampling Frequency
17
                                               scaling down factor corresponding to quality fact
   % par_FLT_SD_D;
   % par_FLT_type_S;
                                          control signal for different filter types; haven't used
19
20
21
22
   function [par,sta] = FLT_init(par,sta)
23
24
   % FLT parameters
25
   par.FLT.fO_D = 500; %cut-off frequency of low-pass filter
26
                     % quality factor of low-pass filter
27
   par.FLT.RQ_D = 1/Q; % Reciprocal of Q, which is going to be used in the FLT.m
28
   % 2/Reciprocal of Internal Sampling Frequency, which is going to be used in the FLT.m
30
   % 2e10 here is to fully utilize the dynamic range, otherwise it will suffer
31
   % a lot from qunatization error bc par.GLO.FSInt_DI is too large
32
   par.FLT.RFS_norm_D = (2/par.GLO.FSInt_DI)*2^10;
33
   %------
34
   par.FLT.type_S = 1; %type 1 indicates low pass filter
   par.FLT.SD_D = 1/(1+(Q/13)); % scaling down factor; stored in the memory
36
37
38
   % all state variables used by this block must be initialized
39
   sta.FLT.In_DI = 0;
40
   sta.FLT.OldIn_D = zeros(1,3);  % size = [1 3] input memory
41
   sta.FLT.Out_DO = 0;
42
   sta.FLT.OldSample_D = zeros(1,3); % keep old output sample, size = [1 3] output memory
43
44
```

```
45 end
```

The following is the Matlab file used to generate test values.

```
% -----
   % TestAdd.m
2
   % Generates the stimuli and expected-output files for FLT
   % Author: Hcoahuan Song (hs994@cornell.edu), Oscar Castaneda (oc66@cornell.edu)
   % -----
5
6
   %Parameters
7
   clear
8
   clc
9
10
   simname = 'FLT_IO_rnd2.mat';
11
   mode = 'RND';
12
13
   load('InpPara.mat')
14
   load(simname)
15
   trials = 5;
16
   n_bits = 31;
17
   input_file = ['..\tb\',mode,'_FLT_in.txt'];
18
   output_file = ['..\tb\',mode,'_FLT_out.txt'];
19
   % inter_file = '..\tb\FLT_inter.txt';
20
21
   %Open files
22
   fin = fopen(input_file,'w');
23
   fout = fopen(output_file,'w');
24
   % finter = fopen(inter_file, 'w');
25
26
   %Apply reset
27
   fprintf(fin, '%d %d %d %d %d\n', [1,0,0,0,0]);
28
   fprintf(fout, '%s \n', 'x');
29
   fprintf(fin,'%d %d %d %d %d\n',[0,0,0,0,0]);
30
   fprintf(fout, '%s \n', 'x');
31
   fprintf(fin, '%d %d %d %d %d\n',[1,0,0,0,0]);
32
   fprintf(fout, '%s \n', 'x');
33
34
   %Feed in parameters
35
   % Rst_RB, WrEn_S, Addr_D, PAR_In_D, FLT_In_D
36
   37
   fprintf(fout, '%d\n',0);
38
   fprintf(fin,'%d %d %d %d %d \n',[1,1,1,par.FLT.f0_D,0]); % f0
39
   fprintf(fout,'%d\n',0);
40
   fprintf(fin,'%d %d %d %10.0f %d\n',[1,1,2,constant1*2^n_bits,0]); % 2/Fs*2^10
41
   fprintf(fout, '%d\n',0);
42
```

```
fprintf(fin, '%d %d %d %10.0f %d\n', [1,1,3,par.FLT.SD_D*2^n_bits,0]); % scaling down factor; also
43
    fprintf(fout,'%d\n',0);
44
    fprintf(fin, '\%d \%d \%d \%d \%d \%n', [1,1,4,par.FLT.type_S,0]); \% \ type \ selection; also \ input;
45
    fprintf(fout, '%d\n',0);
46
47
    for i = 1:20
48
        fprintf(fin, '%d %d %d %d %d\n', [1,0,0,0,0]); % input(2)
49
        fprintf(fout, '%d\n',0); % output(2)
50
    end
51
52
    for i = 1:length(FLT_DI)
53
        fprintf(fin,'%d %d %d %d %7.0f\n',[1,0,0,0,FLT_DI(i)*2^23]); % input(2)
54
        fprintf(fout, \frac{\d \n'}{FLT_DO(i)} *2^23); \% output(2)
55
56
    end
57
    % fprintf(fin,'%d %d %d %d %d\n',[1,0,0,0,FLT_DI(3)*2^23]); % input(3)
58
    % fprintf(fout, '%d\n',FLT_DO(3)*2^23); % output(3)
59
60
    % % Reset to O
61
    % fprintf(fin, '%d %d %d %d \%d\n', [1,0,0,0,0]);
62
    % fprintf(fout, '%s \ n', 'x');
63
    % fprintf(fin, '%d %d %d %d %d\n', [1,0,0,0,0]);
64
    % fprintf(fout, '%s \ n', 'x');
65
    % fprintf(fin, '%d %d %d %d %d\n', [0,0,0,0,0]);
66
    % fprintf(fout, '%s \ n', 'x');
67
    % fprintf(fin, '%d %d %d %d %d\n',[1,0,0,0,0]);
    % fprintf(fout, '%s \ n', 'x');
69
    % fprintf(fin, '%d %d %d %d %d\n', [1,0,0,0,0]);
70
    % fprintf(fout, '%s \n', 'x');
71
72
    % Intermidiate results
73
    % fprintf(finter, '%10.0f %10.0f %10.0f %10.0f \n', [constant2_D*2^31, alpha_D_fixed*2^31, a2_minus_
74
75
76
    % %Random cases
77
    % for i=1:trials
78
    %
        %Generate inputs
        A = randi(2^n_bits)-1;
80
        B = randi(2^n_bits)-1;
81
        Cin = randi(2)-1;
82
    %
        %Generate expected output
83
    %
        FullSum = A+B+Cin;
84
        Sum = mod(FullSum + (i==2^2*n_bits), 2^n_bits);
        Cout = floor((FullSum + (i == 2^2*n_bits))/(2^n_bits));
    %
86
    %
        %Write to files
87
    %
        fprintf(fin, '%d %d %d %d %d \n', [1, 1, A, B, Cin]);
88
```

#### D Verilog Code

The following is the main Verilog code.

```
//-----
   //ECE 5746 - Simple Filter Model
   //(c) 2019 hs994, fjf46@cornell.edu
   //Author: Haochuan Song, Frans Fourie
   //Last edited: 12/05/2019
   //Project: SynTech
   //
8
   //---Description------
9
   //A second order IIR filter supports low-pass or direct pass
10
   //---I/O Description-----
11
   // sta_FLT_In_DI
                          [24bit]
                                   input data = sta.OSC.Out_DO
12
                          [24bit]
   // sta_FLT_Out_DO
                                   output data
13
   14
15
16
   // Module ports declaration
17
   // ------ */
18
   module FLT
19
   #(
20
    // ---- The following parameters are the same for all blocks
21
           parameter ADDR_WIDTH = 5, // number of entries in the parameter memory is equal to 2
22
                       = 32, // word length of each memory entry to store parameters
      parameter MEM_WIDTH
23
      // ---- the following parameters are FLT block specific
24
      parameter IN_WIDTH = 24, // width of FLT inputs
25
      parameter OUT_WIDTH = 24, // width of FLT outputs
26
      parameter COF_WIDTH = 32, // width of FLT coefficients
27
           parameter COSIN_WIDTH = 19
28
29
30
    // --- The following signals are the same for all blocks (no touchy!)
31
                                     Clk_CI,
                                             // Clock signal
    input
32
                                     Rst_RBI,
                                               // Asynchronous active low reset
    input
33
                                     WrEn_SI,
                                              // Active high write enable
    input
34
    input
                [ADDR_WIDTH-1:0]
                                     Addr_DI,
                                              // Address of the parameter in the memory
35
                [MEM_WIDTH-1:0]
                                    PAR_In_DI, // Parameter input (written from external int
36
    // ---- The following signals are FLT block specific
37
    input signed [IN_WIDTH-1:0]
                                     sta_FLT_In_DI, // Input to the block (block can read fr
38
    output signed [OUT_WIDTH-1:0]
                                     sta_FLT_Out_DO // Output of the block (state). Use signed
39
   );
40
41
                             _____
42
```

```
// Common parameters for all blocks (do not change)
43
   // -----
44
45
   localparam MEM_DEPTH = (1 << ADDR_WIDTH); // You can have at most 2^ADD_WIDTH parameters per bl
46
                                            // temporary variable
   integer i;
47
   // ---- Defines block parameter memory that can be written from the outside of your module
48
   // ---- Creates a register array (memory) to hold the parameter of the block
49
   reg [MEM_WIDTH-1:0] parameter_memory [0:4];
50
51
   // -----
52
   // Internal parameters and signals/variables declaration in FLT
53
   // Define the internal wires, regs and all other variables of your module
   // ------ */
55
56
   // --- Assign a wire with descriptive names to each of these memory entries that hold a parameter
57
   localparam RQ_frac_WIDTH
                                          = 31:
58
   localparam alpha_frac_WIDTH
                                     = 31;
59
   localparam
                  cos_frac_WIDTH
                                                = 30;
60
                                         = 31;
   localparam a0_frac_WIDTH
61
   localparam
                    RFS_shift_WIDTH
                                         = 10;
62
   localparam DIV_WIDTH
                                = 20;
63
64
   wire signed [COF_WIDTH-1:0] par_FLT_RQ_D;
                                                       // 1/Q: reciprocal of quality factor of l
65
   wire signed [COF_WIDTH-1:0] par_FLT_f0_D;
                                                       // cut-off frequency, stored in parameter
66
   wire signed [COF_WIDTH-1:0] par_FLT_RFS_norm_D; // 2/Fs: Normalized reciprocal of Internal Samp
67
   wire signed [COF_WIDTH-1:0] par_FLT_SD_D;
                                                       // scaling down factor corresponding to q
68
                           [COF_WIDTH-1:0] par_FLT_type_S; // control signal for different f
   wire
69
70
                                            // par_FLT_RQ_D is the name of the first entry
   assign par_FLT_RQ_D = parameter_memory[0];
71
   assign par_FLT_f0_D = parameter_memory[1];
72
   assign par_FLT_RFS_norm_D = parameter_memory[2];
73
   assign par_FLT_SD_D = parameter_memory[3];
   assign par_FLT_type_S = parameter_memory[4];
75
76
   // ---- FLT block specific wires and registers
77
   // -- Wires in combinational logic
78
   wire signed [COSIN_WIDTH-1:0] sin_out_D;
                                                                     // output of sine block
   wire signed [COF_WIDTH-1:0] constant2_D;
                                                               // 1/(2Q); right shift 1bit to p
80
   wire signed [COF_WIDTH-1:0] alpha_D;
                                                                     // alpha, intermediate par
81
   wire signed [COF_WIDTH-1:0] a2_minus_D;
                                                                     // -a2
82
   wire signed [DIV_WIDTH-1:0] a0_D;
                                                                           // a0
83
                                                                     // 1/a0
   wire signed [DIV_WIDTH-1:0] a0_inv_D;
84
                                                         // sin(pi*omega), called nomalized
   wire signed [16-1:0]
                               omega0_normalized_D;
   wire signed
               [COSIN_WIDTH-1:0]
                                          cos_out_D;
86
                                                                            // -a1
   wire signed [COSIN_WIDTH:0] a1_minus_D;
87
                                                                                 // b1
   wire signed [COSIN_WIDTH:0] b1_D;
```

```
// b0
    wire signed
                       [COSIN_WIDTH:0] b0_D;
89
                                                                                         // b2 = b0
    wire signed [COSIN_WIDTH:0] b2_D;
90
91
    wire signed [2*COF_WIDTH-1:0] omega0_normalized_tmp_D;
                                                                 // 64bit temporary result for omega
92
    wire signed [COSIN_WIDTH+1:0]
                                        sin_out_tmp_D;
                                                                                             // 21bit t
93
                                                                                            // 21bit t
    wire signed [COSIN_WIDTH+1:0]
                                        cos_out_tmp_D;
94
    wire signed [COF_WIDTH+COSIN_WIDTH:0] alpha_tmp_D; // 64bit temporary result for alpha
95
    wire signed [2*DIV_WIDTH-1:0] a0_inv_tmp_D;
                                                                               // 64bit temporary resu
96
    wire signed [COF_WIDTH-1:0]
                                          a0_rem_D;
                                                                                                  // 1
                                                                                a0_divby0_D;
    wire
98
99
    // -- Wires in sequencial logic
100
    wire signed
                      [COF_WIDTH-1:0]
                                               sta_FLT_OldInO_D;
                                                                                                 // FF
101
                                                                                                 // FF
    wire signed
                       [COF_WIDTH-1:0]
                                               sta_FLT_OldIn1_D;
102
    wire signed
                       [COF_WIDTH-1:0]
                                               sta_FLT_0ldIn2_D;
                                                                                                 // FF
103
    wire signed
                       [COF_WIDTH-1:0]
                                                      xb0_D;
104
    wire signed
                       [COF_WIDTH-1:0]
                                                      xb1_D;
105
    wire signed
                       [COF_WIDTH-1:0]
                                                      xb2_D;
106
    wire signed
                       [COF_WIDTH-1:0]
                                                       sumx2x1_D;
107
    wire signed [COF_WIDTH-1:0]
                                               sumx0_D;
108
    wire signed [COF_WIDTH-1:0]
                                               sumy2y1_D;
109
    wire signed [COF_WIDTH-1:0]
                                               sumy0_D;
110
                       [COF_WIDTH-1:0]
                                               sta_FLT_OldSampleO_D;
                                                                            // FFy0,32b
    wire signed
111
                                                                                   // FFy1,32b
    wire signed
                      [COF_WIDTH-1:0]
                                               sta_FLT_OldSample1_D;
112
    wire signed
                                               sta_FLT_OldSample2_D;
                                                                                     // FFy2,32b
                       [COF_WIDTH-1:0]
113
    wire signed
                       [COF_WIDTH-1:0]
                                                      ya1_D;
114
    wire signed
                       [COF_WIDTH-1:0]
                                                      ya2_D;
115
116
    wire signed [IN_WIDTH-1:0]
                                                               sta_FLT_IN_REG_D;
                                                                                        // to align th
117
    wire signed [IN_WIDTH+COF_WIDTH-1:0]
                                                 sta_FLT_In_SD_tmp_D;// 24+32 = 56bit temporary resu
118
    wire signed [COF_WIDTH+COSIN_WIDTH:0]
                                                                                    // 52bit temporary
                                                 xb0_tmp_D;
119
    wire signed [COF_WIDTH+COSIN_WIDTH:0]
                                                                                    // 52bit temporary
                                                 xb1_tmp_D;
120
    wire signed [COF_WIDTH+COSIN_WIDTH:0]
                                                 xb2_tmp_D;
                                                                                    // 52bit temporary
121
    wire signed [2*COF_WIDTH-1:0]
                                                                                            // 64bit t
                                                         ya0_tmp_D;
122
    wire signed [COF_WIDTH+COSIN_WIDTH:0] ya1_tmp_D;
                                                                              // 52bit temporary resul
123
    wire signed [2*COF_WIDTH-1:0]
                                                                                             // 64bit t
                                                         ya2_tmp_D;
124
    wire signed [COF_WIDTH:0]
                                                             sumy0_tmp_D;
                                                                                             33bit tem
126
    reg a0_enable_S; // when to start sequintial divider
127
    wire a0_valid_S; // when the division is finished
128
    wire signed [COSIN_WIDTH-1:0] cos_out_REG_D;
129
    wire signed [COF_WIDTH-1:0] a2_minus_REG_D;
                                                            // -a2\_REG
130
131
    /* -----
132
    // Register Transfer Level (RTL) description of parameter memory (do not change)
133
134
```

```
135
   // ---- Description of the parameter memory (same for all blocks)
136
   always @(posedge Clk_CI or negedge Rst_RBI)
137
                                   // begin the memory control block
   begin
138
     if (!Rst_RBI) begin // Reset all the parameters upon Rst_RBI being deasserted low
139
        parameter_memory[0] = 32'b0000_1100_1100_1100_1100_1100_1100;
140
            parameter_memory[1] = 500;
141
            parameter_memory[2] = 32'b0000_0000_1010_1101_1010_1011_1001_1111;
142
            parameter_memory[3] = 4;
143
            parameter_memory[4] = 1;
144
     end else if (WrEn_SI) begin
145
       parameter_memory[Addr_DI] = PAR_In_DI; // Write parameter to memory if WrEn_SI is asserted his
146
147
                                           // end the memory control block
148
   end
149
150
    // Register Transfer Level (RTL) description of FLT specific code
151
    // ------ */
152
153
154
    // ****************Coefficients calculation Begin******************************
155
    // -----
156
   assign omega0_normalized_tmp_D = par_FLT_f0_D * par_FLT_RFS_norm_D;
   assign omega0_normalized_D = {omega0_normalized_tmp_D[63],omega0_normalized_tmp_D[39:25]};
158
    /* Instance of DW_sincos------
159
   sin\_out\_D = sin (pi * omegaO\_normalized\_D)
160
      -----*/
161
    // calculate a1_minus_D, b1_D, b2_D
162
   // calculate -a1
163
   DW_sincos #(
164
           .A_{width(16)},
165
           .WAVE_width(COSIN_WIDTH+2), // 21b = {s,1,19} 1 sign bit, 1 integer bit, 18 fraction bit
           .arch(0),
167
           .err_range(1))
168
   FLT_cos (
169
           .A(omega0_normalized_D),
170
           .SIN_COS(1'b1), // 0 for sine 1 for cosine
171
           .WAVE(cos_out_tmp_D) // {s,1,19}
172
   );
173
   assign cos_out_REG_D = {cos_out_tmp_D[20],cos_out_tmp_D[18:1]}; // 19b = {s,0,18}
174
   // pipelining, make a1_minus_D, b0_D, b1_D, b2_D output with a0_inv_D at the same time
175
   FF #(
176
     .DATA_WIDTH ( COSIN_WIDTH )
177
178
   FF_cos_OUT
179
   (
180
```

```
.Clk_CI ( Clk_CI
                                   ),
181
       .Rst_RBI ( Rst_RBI
                                   ),
182
       .WrEn_SI ( a0_valid_S
183
       .D_DI
                ( cos_out_REG_D
184
       .Q_D0
                ( cos_out_D
185
    );
186
    assign a1_minus_D = {cos_out_D[18:0],1'b0};  // 20b = {s,1,18}
187
188
    // calculate b1_D
189
                                                                                  // 20b: {s,1,18} - {s,1,
    assign b1_D = 20'b0_1_00_0000_0000_0000 - {1'b0,cos_out_D};
190
    // calculate b0_D, b2_D
191
    assign b0_D = b1_D;
                                          // b0 = b1/2: move the decimal to the left; 20b:\{s,0,19\}
192
    assign b2_D = b1_D;
                                          // b2 = b0 {s,0,19}
193
194
195
    // calculate a2_minus_D, a0_inv_D
196
    DW_sincos #(
197
             .A_{width(16)}
198
             .WAVE_width(COSIN_WIDTH+2), // 21b = {s,1,19} 1 sign bit, 1 integer bit, 18 fraction bit
199
             .arch(0),
200
             .err_range(1))
201
    FLT_sin (
202
             .A(omegaO_normalized_D),
203
             .SIN_COS(1'b0), // 0 for sine 1 for cosine
204
             .WAVE(sin_out_tmp_D) // {s,1,19}
205
    );
206
    wire signed [COSIN_WIDTH-1:0] sin_out_REG_D;
207
    assign sin_out_REG_D = {sin_out_tmp_D[20], sin_out_tmp_D[18:1]}; // {s,0,18}
208
    FF #(
209
       .DATA_WIDTH ( COSIN_WIDTH )
210
    )
211
    FF_sin_OUT
212
213
       .Clk_CI ( Clk_CI
                                   ),
214
       .Rst_RBI ( Rst_RBI
                                   ),
215
       .WrEn_SI ( 1'b1
                                   ),
216
       .D_DI
                ( sin_out_REG_D
                                  ),
217
       .Q_DO
                ( sin_out_D
                                   )
218
    );
219
220
    // this is for par_FLT_RQ = 0.1-----
221
    // calculate -a2
222
                                                                // right shift 1 bit: (1/Q)/2, {s,0,31}
    assign constant2_D = par_FLT_RQ_D >>> 1;
223
    assign alpha_tmp_D = constant2_D * sin_out_D;
                                                                // 51bit: alpha = (\sin(omega0)/2Q): [s,
224
    assign alpha_D = {alpha_tmp_D[50],alpha_tmp_D[45:15]}; // 32bit {s,0,31} // truancat to 32bit
225
    //assign \ a2\_minus\_D = alpha\_D + (1 << alpha\_frac\_WIDTH); // -a2 = alpha - 1 = alpha + (-1) is in
226
```

```
assign a2_minus_REG_D = {1'b1,alpha_D[COF_WIDTH-2:0]}; // same operation as alpha_D + (1<<3
227
    // pipelining, make a2_minus_D output with a0_inv_D at the same time
228
    FF #(
229
      .DATA_WIDTH ( COF_WIDTH )
230
231
    FF_a2_minus
232
233
      .Clk_CI ( Clk_CI
                               ),
234
      .Rst_RBI ( Rst_RBI
                               ),
235
      .WrEn_SI ( a0_valid_S
                               ),
236
              (a2_minus_REG_D),
      .D_DI
237
              ( a2_minus_D
                               )
      .Q_DO
238
    );
239
240
    // calculate 1/a0 = a0_inv
241
    assign a0_D = {1'b0,1'b1,alpha_D[COF_WIDTH-2:COF_WIDTH-19]};
                                                                                            //200
242
243
    wire signed [DIV_WIDTH-1:0] a0_inv_REG_D;
244
    245
246
    always @(posedge Clk_CI or negedge Rst_RBI)
247
    begin
248
     if(~Rst_RBI)
249
       a0_enable_S <= 1'b0;
250
     else if (WrEn_SI == 1)
251
       a0_enable_S <= 1'b1;
252
253
       a0_enable_S <= 1'b0;
254
    end
255
    DW_div_seq #(
256
      .a_width(DIV_WIDTH*2),
257
      .b_width(DIV_WIDTH),
258
      .tc_{mode}(1),
259
      .num_cyc(15)
                   // 15 clks to finish the divider
260
    )
261
    FLT_div_a0_inv (
262
      .clk(Clk_CI),
263
      .rst_n(Rst_RBI),
264
      .hold(1'b0), // always not hold
265
      .start(a0_enable_S),
266
      267
      .b(a0_D),
268
      .complete(a0_valid_S),
269
      .divide_by_0(),
270
      .quotient(a0_inv_tmp_D),
271
      .remainder()
272
```

```
);
273
274
   FF #(
275
     .DATA_WIDTH ( DIV_WIDTH )
276
277
   FF_DIV_OUT
278
279
     .Clk_CI ( Clk_CI
                            ),
280
     .Rst_RBI ( Rst_RBI
                            ),
281
     .WrEn_SI ( a0_valid_S
282
     .D_DI
          ( a0_inv_REG_D
283
            ( a0_inv_D )
     .Q_DO
284
   );
285
   // -----
286
   287
   // -----
288
289
290
291
292
   // *****************Sequencial logic calculation Begin!*************************
293
   // sclae input down and calculate xb0-----
294
295
     .DATA_WIDTH ( IN_WIDTH )
296
   )
297
   FF_FLT_IN
298
299
     .Clk_CI ( Clk_CI
                                      ),
300
     .Rst_RBI ( Rst_RBI
                                      ),
301
     .WrEn_SI ( 1'b1
                                      ),
302
     .D_DI (sta_FLT_In_DI
                                 ),
303
     .Q_DO
            ( sta_FLT_IN_REG_D
304
   );
305
   assign sta_FLT_In_SD_tmp_D = sta_FLT_IN_REG_D * par_FLT_SD_D;
                                                                   // {s,0,23}*{s,0,31}
306
   assign sta_FLT_OldInO_D = {sta_FLT_In_SD_tmp_D[IN_WIDTH+COF_WIDTH-1],sta_FLT_In_SD_tmp_D[IN_WIDTH
307
   assign xb0_tmp_D = sta_FLT_OldIn0_D * b0_D;
                                                                                // {s
308
   assign xb0_D = {xb0_tmp_D[51],xb0_tmp_D[49:19]};
                                                                            // {s,0,3
309
310
   // calculate xb1------
311
   FF #(
312
     .DATA_WIDTH ( COF_WIDTH )
313
   )
314
   FF_x1
315
316
     .Clk_CI ( Clk_CI
                                      ),
317
     .Rst_RBI ( Rst_RBI
                                      ),
318
```

```
.WrEn_SI ( 1'b1
                                              ),
319
      .D_DI
              ( sta_FLT_0ldIn0_D
                                           ),
320
               ( sta_FLT_OldIn1_D
      .Q_D0
                                           )
321
    );
322
                                                                                      // {s,1,18}*{s
    assign xb1_tmp_D = b1_D * sta_FLT_OldIn1_D;
323
    assign xb1_D = {xb1_tmp_D[51],xb1_tmp_D[48:18]};
                                                                           // \{s, 0, 31\}
324
325
    // calculate xb2-----
326
    FF #(
327
      .DATA_WIDTH ( COF_WIDTH )
328
    )
329
    FF_x2
    (
331
      .Clk_CI ( Clk_CI
                                             ),
332
      .Rst_RBI ( Rst_RBI
                                              ),
333
      .WrEn_SI ( 1'b1
                                              ),
334
            ( sta_FLT_OldIn1_D
      .D_DI
                                           ),
335
               ( sta_FLT_OldIn2_D
      .Q_D0
                                           )
336
    );
337
                                                                                      // {s,0,19}*{s
    assign xb2_tmp_D = b2_D * sta_FLT_OldIn2_D;
338
    assign xb2_D = {xb2_tmp_D[51],xb2_tmp_D[49:19]};
                                                     // {s,0,31}
339
340
    // calculate sum of input loop------
341
    assign sumx2x1_D = xb1_D + xb2_D;
                                                                                            // {s,0,
342
    assign sumx0_D = sumx2x1_D + xb0_D;
                                                                                              // {s,
343
344
    // calculate sum of output loop------
345
    //assign sumy0\_tmp_D = (sumx0\_D>>>1) + (sumy2y1\_D<<1);
                                                                            // \{s,1,31\}=\{s,1,31\}+\{s,
346
    wire signed [COF_WIDTH:0] sumx0_RS_D;
                                                                            // sumx0:{s,0,31} -> sum
347
    wire signed [COF_WIDTH:0] sumy2y1_LS_D;
                                                                            // sumy2y2_D:{s,1,30} ->
348
    assign sumx0_RS_D = sumx0_D[COF_WIDTH-1]?{1'b1,sumx0_D}:{1'b0,sumx0_D}; // sign extension to mak
349
    assign sumy2y1_LS_D = sumy2y1_D<<1;</pre>
350
    assign sumy0_tmp_D = sumx0_RS_D + sumy2y1_LS_D;
351
352
    assign sumy0_D = sumy0_tmp_D[COF_WIDTH:1];
353
    assign ya0_tmp_D = a0_inv_D * sumy0_D;
354
                                                                                   // {s,0,31(60:30)
    assign sta_FLT_OldSampleO_D = {yaO_tmp_D[51],yaO_tmp_D[48:18]};
    assign sta_FLT_Out_DO = sta_FLT_OldSampleO_D[31:8];
356
357
    // calculate ya1-----
358
    FF #(
359
      .DATA_WIDTH ( COF_WIDTH )
360
    )
361
    FF_y1
362
363
      .Clk_CI ( Clk_CI
                                                      ),
364
```

```
.Rst_RBI ( Rst_RBI
                                           ),
365
     .WrEn_SI ( 1'b1
                                           ),
366
     .D_DI ( sta_FLT_OldSampleO_D
                                     ),
367
     .Q_DO
            ( sta_FLT_OldSample1_D
368
   );
369
   assign ya1_tmp_D = a1_minus_D * sta_FLT_OldSample1_D;
                                                                 // \{s,2,49\} = \{s,1,1\}
370
   assign ya1_D = {ya1_tmp_D[51],ya1_tmp_D[49:19]};
                                                                    // {s,1,30(60:30
371
372
   // calculate ya2-----
373
   FF #(
374
     .DATA_WIDTH ( COF_WIDTH )
375
   )
   FF_y2
377
   (
378
     .Clk_CI ( Clk_CI
                                           ),
379
     .Rst_RBI ( Rst_RBI
                                           ),
380
    .WrEn_SI ( 1'b1
                                           ),
381
     .D_DI ( sta_FLT_OldSample1_D
                                     ),
           ( sta_FLT_OldSample2_D
    .Q_DO
383
   );
384
   assign ya2_tmp_D = a2_minus_D * sta_FLT_OldSample2_D;
                                                                 // {s,1,62} = {s,0,3
385
   assign ya2_D = ya2_tmp_D[63:32];
386
   // calculate sum of output loop-----
388
   assign sumy2y1_D = ya2_D + ya1_D;
389
391
   // -----
392
393
   // -----
394
   // *****************Sequencial logic calculation Done!**************************
395
397
398
   // Done!
399
   // ------ */
400
401
   endmodule
402
```

The following is the testbench Verilog code.

```
/*

* ECE 5746 - Simple Filter Block Testbench

* Project: SynTech

* FLT_TB.v

* *
```

```
* Author: Haochuan Song
     * Last updated: Oct 26, 2019
7
     * (c) 2019 hs994, fjf46@cornell.edu
8
9
     */
10
11
    `timescale 1ns / 1ps
12
13
    module FLT_TB();
14
15
    localparam CLK_PERIOD = 1.0; // Clock period in ns
16
                          = 0.2; // Delay after clock edge that testbench signals take to reach DUT
    localparam IN_DELAY
17
    localparam OUT_DELAY = 1.2; // Delay after clock edge that DUT outputs take to change
18
    localparam Inter_DELAY = 7;
19
    localparam ADDR_WIDTH = 5;
                                  // Number of bits for address
20
    localparam MEM_WIDTH = 32;
                                  // Number of bits for memory words
21
    localparam IN_WIDTH = 24;
                                  // Number of bits for module inputs
22
                                  // Number of bits for module outputs
    localparam OUT_WIDTH = 24;
23
    localparam COF_WIDTH = 32;
                                  // Number of bits for FLT coefficients
24
    localparam CAL_WIDTH = 19;
                                  // Number of bits for FLT intermediate results
25
26
    localparam CLK_PERIOD_HALF = CLK_PERIOD/2;
27
28
    integer fileIn;
29
    integer recIn;
30
    integer fileOut;
31
    integer recOut;
32
     integer fileInter;
33
    integer recInter;
34
    integer error;
35
36
    37
    //DUT instantiation
38
     39
40
                            Clk_C;
    reg
41
    reg
                            Rst_RB;
42
                            WrEn_S;
    reg
43
    reg
         [ADDR_WIDTH-1:0]
                            Addr_D;
44
    reg
          [MEM_WIDTH-1:0]
                            PAR_In_D;
45
    reg [IN_WIDTH-1:0]
                            FLT_In_D;
46
    wire [OUT_WIDTH-1:0]
                            FLT_Out_D;
47
    reg [OUT_WIDTH-1:0]
                            FLT_Out_DE;
48
49
    FLT #(
50
       .ADDR_WIDTH( ADDR_WIDTH ),
51
```

```
.MEM_WIDTH ( MEM_WIDTH ),
52
       .IN_WIDTH (IN_WIDTH
53
       .OUT_WIDTH ( OUT_WIDTH ),
54
       .COF_WIDTH ( COF_WIDTH ),
55
       .COSIN_WIDTH ( CAL_WIDTH )
56
     )
57
     LPF (
58
       .Clk_CI
                          ( Clk_C
                                       ),
59
       .Rst_RBI
                          ( Rst_RB
                                       ),
60
       .WrEn_SI
                          ( WrEn_S
                                       ),
61
       .Addr_DI
                          ( Addr_D
                                       ),
62
                          ( PAR_In_D ),
       .PAR_In_DI
63
       .sta_FLT_In_DI
                          (FLT_In_D),
64
       .sta_FLT_Out_DO ( FLT_Out_D )
65
     );
66
67
     //Clock generation
68
     initial begin
69
       Clk_C = 1'b1;
70
       forever
71
         #CLK_PERIOD_HALF Clk_C=~Clk_C;
72
     end
73
74
     //Stimuli application
75
     initial begin
76
       //Wait for the input delay
77
       #(IN_DELAY) begin end
78
       //Prepare stimuli file
79
       fileIn = $fopen("../tb/RND_FLT_in.txt","r");
80
       //Read file on a per cycle basis
81
       while(!$feof(fileIn)) begin
82
         recIn = $fscanf(fileIn, "%d %d %d %d %d \n", Rst_RB, WrEn_S, Addr_D, PAR_In_D, FLT_In_D);
83
              #CLK_PERIOD begin end
84
       end
85
       //Close file
86
       $fclose(fileIn);
87
       //finish;
     end
89
90
      //Output comparison
91
     initial begin
92
       //Initialize the error counter
93
       error = 0;
94
       //Wait for the output delay
95
       #(OUT_DELAY) begin end
96
       //Prepare expected output file
97
```

```
fileOut = $fopen("../tb/RND_FLT_out.txt", "r");
98
       //Read file on a per cycle basis
99
       while(!$feof(fileOut)) begin
100
          recOut = $fscanf(fileOut, "%d\n", FLT_Out_DE);
101
          //For each signal, we compare the expected output with the one obtained
102
          //EXA_Out_DO
103
          if(&FLT_Out_DE !== 1'bX) begin
104
            if(FLT_Out_D !== FLT_Out_DE) begin
105
              $display("[", $time, "] FLT_Out_DO :: Value %d Expected %d",FLT_Out_D,FLT_Out_DE);
106
              error = error + 1;
107
            end
108
          end
          #CLK_PERIOD begin end
110
111
       end
       //Close file
112
       $fclose(fileOut);
113
       //Finish simulation
114
       if(error == 0) $display("<<< :D All outputs match the expected results! :D >>>");
115
116
       $finish;
117
     end
118
119
    endmodule
120
```

```
/*
1
     * ECE 5746 - Simple Filter Block Testbench
2
     * Project: SynTech
3
     * FLT_TB.v
5
     * Author: Haochuan Song
6
     * Last updated: Oct 26, 2019
     * (c) 2019 hs994, fjf46@cornell.edu
     */
10
11
    `timescale 1ns / 1ps
12
13
    module FLT_POST_TB();
14
15
     localparam CLK_PERIOD = 120; // Clock period in ns
16
     localparam IN_DELAY
                            = 0.2; // Delay after clock edge that testbench signals take to reach DUT
17
     localparam OUT_DELAY = 150.2; //Propagation takes around 30ns; Delay after clock edge that DUT
18
19
     localparam ADDR_WIDTH = 5;
                                   // Number of bits for address
20
     localparam MEM_WIDTH = 32;
                                   // Number of bits for memory words
21
     localparam IN_WIDTH = 24;
                                   // Number of bits for module inputs
22
```

```
localparam OUT_WIDTH = 24;
                                   // Number of bits for module outputs
23
     localparam COF_WIDTH = 32;
                                   // Number of bits for FLT coefficients
24
     localparam CAL_WIDTH = 19;
                                   // Number of bits for FLT intermediate results
25
26
     localparam CLK_PERIOD_HALF = CLK_PERIOD/2;
27
28
     integer fileIn;
29
     integer recIn;
30
     integer fileOut;
31
     integer recOut;
32
     integer fileInter;
33
     integer recInter;
34
     integer error;
35
36
     37
     //DUT instantiation
38
     39
40
    reg
                             Clk_C;
41
                             Rst_RB;
     reg
42
                             WrEn_S;
     reg
43
                             Addr_D;
     reg
         [ADDR_WIDTH-1:0]
44
          [MEM_WIDTH-1:0]
                             PAR_In_D;
     reg
45
     reg [IN_WIDTH-1:0]
                             FLT_In_D;
46
     wire [OUT_WIDTH-1:0]
                             FLT_Out_D;
47
     reg [OUT_WIDTH-1:0]
                             FLT_Out_DE;
48
49
    FLT LPF (
50
       .Clk_CI
                        ( Clk_C
                                     ),
51
                        ( Rst_RB
       .Rst_RBI
                                     ),
52
       .WrEn_SI
                        ( WrEn_S
                                     ),
53
       .Addr_DI
                        ( Addr_D
                                     ),
54
       .PAR_In_DI
                        ( PAR_In_D ),
55
       .sta_FLT_In_DI
                        (FLT_In_D),
56
       .sta_FLT_Out_DO (FLT_Out_D)
57
     );
58
59
     //Clock generation
60
     initial begin
61
       Clk_C = 1'b1;
62
       forever
63
         #CLK_PERIOD_HALF Clk_C=~Clk_C;
64
     end
65
66
     //Stimuli application
67
     initial begin
68
```

```
//Wait for the input delay
69
       #(IN_DELAY) begin end
70
       //Prepare stimuli file
71
       fileIn = $fopen("../tb/RND_FLT_in.txt","r");
72
       //Read file on a per cycle basis
73
       while(!$feof(fileIn)) begin
74
         recIn = $fscanf(fileIn, "%d %d %d %d %d \n", Rst_RB, WrEn_S, Addr_D, PAR_In_D, FLT_In_D);
75
              #CLK_PERIOD begin end
76
       end
77
       //Close file
78
       $fclose(fileIn);
79
       //finish;
     end
81
82
      //Output comparison
83
     initial begin
84
       //Initialize the error counter
85
       error = 0;
86
       //Wait for the output delay
87
       #(OUT_DELAY) begin end
88
       //Prepare expected output file
89
       fileOut = $fopen("../tb/RND_FLT_out.txt","r");
90
       //Read file on a per cycle basis
91
       while(!$feof(fileOut)) begin
92
         recOut = $fscanf(fileOut, "%d\n", FLT_Out_DE);
93
         //For each signal, we compare the expected output with the one obtained
         //EXA_Out_DO
95
         if(&FLT_Out_DE !== 1'bX) begin
96
            if(FLT_Out_D !== FLT_Out_DE) begin
              $display("[", $time, "] FLT_Out_DO :: Value %d Expected %d",FLT_Out_D,FLT_Out_DE);
98
              error = error + 1;
99
            end
100
          end
101
         #CLK_PERIOD begin end
102
       end
103
       //Close file
104
       $fclose(fileOut);
105
       //Finish simulation
106
       if(error == 0) $display("<<< :D All outputs match the expected results! :D >>>");
107
108
       $finish;
109
     end
110
111
    endmodule
112
```